TWI372588B - Method for fabricating a package substrate with a cavity - Google Patents

Method for fabricating a package substrate with a cavity

Info

Publication number
TWI372588B
TWI372588B TW098103378A TW98103378A TWI372588B TW I372588 B TWI372588 B TW I372588B TW 098103378 A TW098103378 A TW 098103378A TW 98103378 A TW98103378 A TW 98103378A TW I372588 B TWI372588 B TW I372588B
Authority
TW
Taiwan
Prior art keywords
fabricating
cavity
package substrate
package
substrate
Prior art date
Application number
TW098103378A
Other languages
Chinese (zh)
Other versions
TW201031300A (en
Inventor
Kuo Ching Chen
Tsung Yuan Chen
Original Assignee
Unimicron Technology Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Unimicron Technology Corp filed Critical Unimicron Technology Corp
Priority to TW098103378A priority Critical patent/TWI372588B/en
Publication of TW201031300A publication Critical patent/TW201031300A/en
Application granted granted Critical
Publication of TWI372588B publication Critical patent/TWI372588B/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
TW098103378A 2009-02-03 2009-02-03 Method for fabricating a package substrate with a cavity TWI372588B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW098103378A TWI372588B (en) 2009-02-03 2009-02-03 Method for fabricating a package substrate with a cavity

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW098103378A TWI372588B (en) 2009-02-03 2009-02-03 Method for fabricating a package substrate with a cavity

Publications (2)

Publication Number Publication Date
TW201031300A TW201031300A (en) 2010-08-16
TWI372588B true TWI372588B (en) 2012-09-11

Family

ID=44854448

Family Applications (1)

Application Number Title Priority Date Filing Date
TW098103378A TWI372588B (en) 2009-02-03 2009-02-03 Method for fabricating a package substrate with a cavity

Country Status (1)

Country Link
TW (1) TWI372588B (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN103270819B (en) 2010-10-20 2016-12-07 Lg伊诺特有限公司 Printed circuit board and manufacturing methods
CN109587974A (en) * 2017-09-28 2019-04-05 宏启胜精密电子(秦皇岛)有限公司 The manufacturing method of flexible circuit board and the flexible circuit board
TWI661759B (en) * 2018-07-19 2019-06-01 欣興電子股份有限公司 Substrate structure and manufacturing method thereof
CN117747436A (en) * 2022-09-15 2024-03-22 鹏鼎控股(深圳)股份有限公司 Package substrate structure and method for manufacturing the same

Also Published As

Publication number Publication date
TW201031300A (en) 2010-08-16

Similar Documents

Publication Publication Date Title
EP2394299B8 (en) Semiconductor structure and a method for manufacturing a semiconductor structure
ZA201304601B (en) Method for manufacturing a package
PL2611588T3 (en) Method for manufacturing a multilayer substrate for packaging
EP2520410A4 (en) Method for manufacturing a resin laminate
PL3243631T3 (en) Method for producing projections on a substrate
HK1178507A1 (en) Method for manufacturing a nanowire structure
HK1181030A1 (en) Method for manufacturing a light-transmitting rigid-substrate laminate
HK1146764A1 (en) Method for manufacturing a semiconductor component and structure therefor
SI2144296T1 (en) Method for manufacturing a semiconductive layer
EP2274771A4 (en) A method for fabricating thin films
EP2544515A4 (en) Method for manufacturing a metallized substrate
EP2521194A4 (en) Method for manufacturing a magnetoresistive element
EP2293324A4 (en) Packaging structure and method for manufacturing packaging structure
PL2335909T3 (en) Mould and method for manufacturing a blade
EP2487709A4 (en) Method for manufacturing a semiconductor device
PL3403999T3 (en) Method for manufacturing a glass container
EP2261262A4 (en) Method for manufacturing polyuronate
EP2492030A4 (en) Method for manufacturing a heat-pipe-type heat-dissipating device
EP2475517A4 (en) Method for manufacturing a board
PL2530164T3 (en) Method for manufacturing a pyripyropene
GB0921896D0 (en) A method of manufacturing a component
TWI372588B (en) Method for fabricating a package substrate with a cavity
EP2576240A4 (en) Method for manufacturing a surface element
EP2471850A4 (en) Method for manufacturing a composite molded body
GB2471348B (en) A method for producing sucralose-6-acylate

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees