KR940010681A - Image display multiple overlapping implementation circuit - Google Patents

Image display multiple overlapping implementation circuit Download PDF

Info

Publication number
KR940010681A
KR940010681A KR1019920018889A KR920018889A KR940010681A KR 940010681 A KR940010681 A KR 940010681A KR 1019920018889 A KR1019920018889 A KR 1019920018889A KR 920018889 A KR920018889 A KR 920018889A KR 940010681 A KR940010681 A KR 940010681A
Authority
KR
South Korea
Prior art keywords
signal
outputting
image display
multiple overlapping
digital
Prior art date
Application number
KR1019920018889A
Other languages
Korean (ko)
Inventor
조덕호
Original Assignee
이헌조
주식회사 금성사
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 이헌조, 주식회사 금성사 filed Critical 이헌조
Priority to KR1019920018889A priority Critical patent/KR940010681A/en
Publication of KR940010681A publication Critical patent/KR940010681A/en

Links

Landscapes

  • Transforming Electric Information Into Light Information (AREA)
  • Controls And Circuits For Display Device (AREA)

Abstract

본 발명은 비디오그래픽어레이(Video Graphics Array)화면상에 다수개의 영사화면을 겹쳐서 표시할 수 있는 화상화면 다중겹침구현회로에 관한 것이다.BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to an image screen multiple overlapping implementation circuit capable of displaying a plurality of projection screens on a video graphics array screen.

이 회로는 각 비디오오버레이보드에서 디지탈신호로 변환한 후 화면상에 출력이 가능하도록 R.G.B 디지탈신호로 처리된 다수개의 영상신호를 하나의 화면상에 표시되도록 병렬접속하여 비디오그래픽어레이신호와 조절되어 모니터로 출력됨으로써 다수의 서로 다른 영상신호를 표시할 수 있다.This circuit is controlled by video graphic array signal by connecting multiple video signals processed as RGB digital signal in parallel to display on one screen after converting each video overlay board into digital signal. By outputting a plurality of different video signals can be displayed.

Description

화상화면 다중겹침구현회로Image display multiple overlapping implementation circuit

본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음Since this is an open matter, no full text was included.

제2도는 본 발명에 따른 화상화면 다중겹침구현회로도.2 is an image screen multiple overlapping implementation circuit diagram according to the present invention.

Claims (2)

VGA모니터를 구비한 멀티미디어시스템에 있어서; 입력단자(3,4,6)로 입력되는 제1,2,3영상신호를 디지탈신호로 변환하는 아날로그/디지탈 변환수단(10,11,12)과, 상기 아날로그/디지탈 변환수단(10,11,12)의 출력신호를 처리하여 디지탈 R.G.B 신호를 출력하는 신호처리수단(30,31,32)과, 상기 신호처리수단(30,31,32)의 출력신호를 저장하는 메모리수단(60,61,62)와, 입력단자(1)로 입력되는 VGA신호와 상기 메모리수단(60,61,62)의 출력신호를 VGA모니터로 출력하는 멀티플렉서(80,81,82)와, 시스템을 전체적으로 제어하는 중앙처리장치의 제어하에 상기 멀티플렉서(80,81,82)의 출력신호를 조절하기 위한 제어신호를 출력하는 제어수단(40,41,42)과, 상기 제어수단(40,41,42)과 멀티플렉서(80,81,82)사이에 병렬접속하여 제어신호를 전송하는 3상태버퍼(70,71,72)와, 상기 메모리수단(60,61,62)과 멀티플렉서 사이에 병렬접속하여 영상데이타를 전송하는 3상태버펴(73,74,75)를 구비함을 특징으로 하는 화상화면 다중겹침 구현회로.A multimedia system having a VGA monitor; Analog / digital conversion means (10,11,12) for converting the first, second, and third video signals inputted to the input terminals (3,4,6) into digital signals; and the analog / digital conversion means (10,11). Signal processing means (30,31,32) for processing the output signal of (12) and outputting a digital RGB signal, and memory means (60,61) for storing the output signal of the signal processing means (30,31,32). 62, a multiplexer (80, 81, 82) for outputting a VGA signal input to the input terminal (1) and an output signal of the memory means (60, 61, 62) to the VGA monitor, and the system as a whole. Control means (40, 41, 42) for outputting a control signal for adjusting an output signal of the multiplexers (80, 81, 82) under control of a central processing unit, and the control means (40, 41, 42) and multiplexer Tri-state buffers 70, 71, 72 for transmitting control signals by parallel connection between 80, 81, and 82, and image data by parallel connection between the memory means 60, 61, 62 and the multiplexer. 3 beopyeo transmission state (73,74,75) includes also characterized by an image display multiple overlapping implementation of the circuit of the. 제1항에 있어서; 상기 아날로그/디지탈 변환수단(10,11,12)의 출력신호를 원상태로 복호하여 상기 신호처리수단(30,31,32)으로 출력하는 디코더 (20,21,22)를 더 구비함을 특징으로 하는 화상화면 다중겹침 구현회로.The method of claim 1; And a decoder (20, 21, 22) for decoding the output signals of the analog / digital converting means (10, 11, 12) to their original state and outputting them to the signal processing means (30, 31, 32). Image display multiple overlapping implementation circuit. ※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.※ Note: The disclosure is based on the initial application.
KR1019920018889A 1992-10-14 1992-10-14 Image display multiple overlapping implementation circuit KR940010681A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
KR1019920018889A KR940010681A (en) 1992-10-14 1992-10-14 Image display multiple overlapping implementation circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
KR1019920018889A KR940010681A (en) 1992-10-14 1992-10-14 Image display multiple overlapping implementation circuit

Publications (1)

Publication Number Publication Date
KR940010681A true KR940010681A (en) 1994-05-26

Family

ID=67210033

Family Applications (1)

Application Number Title Priority Date Filing Date
KR1019920018889A KR940010681A (en) 1992-10-14 1992-10-14 Image display multiple overlapping implementation circuit

Country Status (1)

Country Link
KR (1) KR940010681A (en)

Similar Documents

Publication Publication Date Title
KR930022888A (en) Multiple video speech decoding device
KR970019574A (en) Information and external signal display device using double screen
JPH07322165A (en) Multivideo window simultaneous display system
KR950016331A (en) Digital Micromirror Device Display Systems
KR950035388A (en) Video data processing system and method
KR930022910A (en) Video memory system with multiplexing of video and motion samples in field memory
JPH0832904A (en) Multipanel display system
CA2076081A1 (en) Non-linear luminance signal processor responsive to average picture level (apl) of displayed image
MY114906A (en) Method and apparatus for displaying two video pictures simultaneously
KR910021150A (en) Television system inverter
KR970014408A (en) Apparatus for processing mixed YUV and color palletized video signals
KR940010681A (en) Image display multiple overlapping implementation circuit
KR970049401A (en) Dual video display
KR950016333A (en) Method and apparatus for emulation of computer monitor in wide screen television
KR20000021706A (en) Method for processing digital signals and system thereof
KR940008863B1 (en) Connecting apparatus for vga
KR970004746A (en) Plasma Display Panel TV Frame Memory Device
KR100246573B1 (en) Digital video mixer
KR100200365B1 (en) Prior art row drive ic combined ntsc/pal
KR870003135Y1 (en) Shadow producing apparatus of television picture
KR970057714A (en) TV splitter
EP0153749A2 (en) Digital transmission system for transmitting and displaying pictures and data
KR900702719A (en) TV signal processor
KR950005694Y1 (en) Device which switch image signal synchronously in a security system
KR850000865A (en) Multi-channel color TV

Legal Events

Date Code Title Description
A201 Request for examination
E902 Notification of reason for refusal
E601 Decision to refuse application