JPH036309U - - Google Patents
Info
- Publication number
- JPH036309U JPH036309U JP6581189U JP6581189U JPH036309U JP H036309 U JPH036309 U JP H036309U JP 6581189 U JP6581189 U JP 6581189U JP 6581189 U JP6581189 U JP 6581189U JP H036309 U JPH036309 U JP H036309U
- Authority
- JP
- Japan
- Prior art keywords
- input
- oscillation
- turn
- nand gate
- input terminal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 230000010355 oscillation Effects 0.000 claims description 8
- 238000010586 diagram Methods 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 1
Landscapes
- Oscillators With Electromechanical Resonators (AREA)
Description
第1図は本考案の一実施例を示す回路図で、第
2図は本考案の発振ON、OFFせしめる実施例
の回路図で、第3図は従来例を示す。
1……NANDゲート、2,3,4,16,1
7……入力端、5……出力端、6……圧電発振素
子、7,11……抵抗、8,10……コンデンサ
、9……コイル、12……電源、13,18……
スイツチ、14……第1の発振回路、15……第
2の発振回路である。
FIG. 1 is a circuit diagram showing an embodiment of the present invention, FIG. 2 is a circuit diagram of an embodiment of the present invention for turning oscillation on and off, and FIG. 3 is a conventional example. 1...NAND gate, 2, 3, 4, 16, 1
7... Input end, 5... Output end, 6... Piezoelectric oscillation element, 7, 11... Resistor, 8, 10... Capacitor, 9... Coil, 12... Power supply, 13, 18...
Switch, 14...first oscillation circuit, 15...second oscillation circuit.
Claims (1)
圧電発振素子と、入力端と接地間に圧電発振素子
の基本振動周波数と略々等しい共振周波数のLC
直列共振回路とを具備した発振回路。 (2) 2入力NANDゲートの入力端の1をON
、OFF入力せしめて発振をON・OFFせしめ
る第1項記載の発振回路。[Claims for Utility Model Registration] (1) A piezoelectric oscillation element connected between the input and output terminals of the NAND gate, and an LC with a resonant frequency approximately equal to the fundamental vibration frequency of the piezoelectric oscillation element between the input terminal and ground.
An oscillation circuit equipped with a series resonant circuit. (2) Turn on 1 of the input terminal of the 2-input NAND gate
, OFF input to turn the oscillation ON/OFF.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP6581189U JPH036309U (en) | 1989-06-07 | 1989-06-07 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP6581189U JPH036309U (en) | 1989-06-07 | 1989-06-07 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPH036309U true JPH036309U (en) | 1991-01-22 |
Family
ID=31597978
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP6581189U Pending JPH036309U (en) | 1989-06-07 | 1989-06-07 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPH036309U (en) |
-
1989
- 1989-06-07 JP JP6581189U patent/JPH036309U/ja active Pending