JPH0239215U - - Google Patents

Info

Publication number
JPH0239215U
JPH0239215U JP11736888U JP11736888U JPH0239215U JP H0239215 U JPH0239215 U JP H0239215U JP 11736888 U JP11736888 U JP 11736888U JP 11736888 U JP11736888 U JP 11736888U JP H0239215 U JPH0239215 U JP H0239215U
Authority
JP
Japan
Prior art keywords
data line
thin film
large number
data
pixel electrode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP11736888U
Other languages
Japanese (ja)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP11736888U priority Critical patent/JPH0239215U/ja
Publication of JPH0239215U publication Critical patent/JPH0239215U/ja
Pending legal-status Critical Current

Links

Landscapes

  • Liquid Crystal (AREA)
  • Devices For Indicating Variable Information By Combining Individual Elements (AREA)
  • Thin Film Transistor (AREA)

Description

【図面の簡単な説明】[Brief explanation of drawings]

第1図は本考案の一実施例を示すTFTパネル
の平面図、第2図は第1図の一部分の拡大図、第
3図は従来のTFTパネルの平面図である。 1……基板、GL……ゲートライン、GLa…
…ゲートライン端子、DL……データライン、
DL……第2データライン、DLa……データ
ライン端子、2a……第1画素電極、2b……第
2画素電極、3a……第1トランジスタ、3b…
…第2トランジスタ、3c……第3トランジスタ
FIG. 1 is a plan view of a TFT panel showing an embodiment of the present invention, FIG. 2 is an enlarged view of a portion of FIG. 1, and FIG. 3 is a plan view of a conventional TFT panel. 1...Substrate, GL...gate line, GLa...
...gate line terminal, DL 1 ...data line,
DL2 ...second data line, DLa...data line terminal, 2a...first pixel electrode, 2b...second pixel electrode, 3a...first transistor, 3b...
...Second transistor, 3c...Third transistor.

Claims (1)

【実用新案登録請求の範囲】[Scope of utility model registration request] 透明基板面に、多数本のゲートラインと、この
ゲートラインと直交する多数本のデータラインと
を形成するとともに、前記各ゲートラインおよび
各データラインに沿わせて、多数の透明画素電極
と、この各画素電極を駆動する多数の薄膜トラン
ジスタとを縦横に配列形成したTFTパネルにお
いて、前記各データライン間にそれぞれ第2のデ
ータラインを形成し、この各第2データラインの
端部をこの第2データラインの一側のデータライ
ンに接続するとともに、前記各データラインと各
第2データラインとに沿わせてそれぞれ1列に画
素電極を配列し、かつ前記データラインに沿う第
1の画素電極にそれぞれ対応させて第1の薄膜ト
ランジスタを設けて、この第1の薄膜トランジス
タのソース電極を前記第1の画素電極に接続し、
前記第2データラインに沿う第2の画素電極にそ
れぞれ対応させて第2と第3の一対の薄膜トラン
ジスタを設けて、この第2と第3の薄膜トランジ
スタのソース電極同士を接続して前記第2の画素
電極に接続し、前記第1、第2、第3の薄膜トラ
ンジスタのゲート電極を同じゲートラインに接続
するとともに、前記第1の薄膜トランジスタのド
レイン電極は前記データラインに接続し、前記第
2の薄膜トランジスタのドレイン電極は前記第2
データラインに接続し、前記第3の薄膜トランジ
スタのドレイン電極は前記第2データラインの他
側のデータラインに接続したことを特徴とするT
FTパネル。
A large number of gate lines and a large number of data lines perpendicular to the gate lines are formed on the surface of a transparent substrate, and a large number of transparent pixel electrodes are formed along each of the gate lines and each data line. In a TFT panel in which a large number of thin film transistors for driving each pixel electrode are arranged vertically and horizontally, a second data line is formed between each of the data lines, and an end of each second data line is connected to the second data line. Pixel electrodes are connected to a data line on one side of the line, and pixel electrodes are arranged in one row along each of the data lines and each second data line, and each pixel electrode is connected to the first pixel electrode along the data line. Correspondingly, a first thin film transistor is provided, a source electrode of the first thin film transistor is connected to the first pixel electrode,
A pair of second and third thin film transistors are provided corresponding to the second pixel electrodes along the second data line, and the source electrodes of the second and third thin film transistors are connected to each other to form the second pixel electrode. the gate electrodes of the first, second, and third thin film transistors are connected to the same gate line; the drain electrode of the first thin film transistor is connected to the data line; The drain electrode of the second
a data line, and a drain electrode of the third thin film transistor is connected to a data line on the other side of the second data line.
FT panel.
JP11736888U 1988-09-08 1988-09-08 Pending JPH0239215U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP11736888U JPH0239215U (en) 1988-09-08 1988-09-08

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP11736888U JPH0239215U (en) 1988-09-08 1988-09-08

Publications (1)

Publication Number Publication Date
JPH0239215U true JPH0239215U (en) 1990-03-15

Family

ID=31360769

Family Applications (1)

Application Number Title Priority Date Filing Date
JP11736888U Pending JPH0239215U (en) 1988-09-08 1988-09-08

Country Status (1)

Country Link
JP (1) JPH0239215U (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2015057674A (en) * 2014-12-22 2015-03-26 株式会社半導体エネルギー研究所 Display device
US11300841B2 (en) 2007-05-18 2022-04-12 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11300841B2 (en) 2007-05-18 2022-04-12 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device
JP2015057674A (en) * 2014-12-22 2015-03-26 株式会社半導体エネルギー研究所 Display device

Similar Documents

Publication Publication Date Title
ATE89673T1 (en) ACTIVE LIQUID CRYSTAL DISPLAY IN MATRIX ARRANGEMENT.
JPH0239215U (en)
JPH0390439U (en)
JPS61182U (en) display device
JPH01155025U (en)
JPS62126848U (en)
JPH0339722U (en)
JPH0362322U (en)
JPS63170828U (en)
JPH0262421U (en)
JPS62151523U (en)
JPS6349529U (en)
JPS6136824U (en) display device
JPH0281529U (en)
JPH0289433U (en)
JPS6423029U (en)
JPS61137924U (en)
JPH0185819U (en)
JPS6432586U (en)
JPS63177886U (en)
JPH02104327U (en)
JPS6378924U (en)
JPH02136233U (en)
JPS6349530U (en)
JPS61190592U (en)