JP2006078680A - Liquid crystal display device and image forming device - Google Patents

Liquid crystal display device and image forming device Download PDF

Info

Publication number
JP2006078680A
JP2006078680A JP2004261428A JP2004261428A JP2006078680A JP 2006078680 A JP2006078680 A JP 2006078680A JP 2004261428 A JP2004261428 A JP 2004261428A JP 2004261428 A JP2004261428 A JP 2004261428A JP 2006078680 A JP2006078680 A JP 2006078680A
Authority
JP
Japan
Prior art keywords
liquid crystal
crystal display
power supply
display device
lcd
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP2004261428A
Other languages
Japanese (ja)
Other versions
JP4089908B2 (en
Inventor
Junya Yoda
純也 与田
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Kyocera Document Solutions Inc
Original Assignee
Kyocera Mita Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Kyocera Mita Corp filed Critical Kyocera Mita Corp
Priority to JP2004261428A priority Critical patent/JP4089908B2/en
Publication of JP2006078680A publication Critical patent/JP2006078680A/en
Application granted granted Critical
Publication of JP4089908B2 publication Critical patent/JP4089908B2/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Landscapes

  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)
  • Liquid Crystal (AREA)
  • Liquid Crystal Display Device Control (AREA)

Abstract

<P>PROBLEM TO BE SOLVED: To solve a problem associated with an after image produced on a display of a liquid crystal display device by ensuring a sufficient time for discharge. <P>SOLUTION: The invention postulates the liquid crystal display device which generates a signal power supply for an LCD by stepping down the voltage of a main power supply and a power supply for the liquid crystal display by stepping up the voltage of the signal power supply for the LCD as a premise, and is characterized by being equipped with a power off reset circuit to reset the power supply for the liquid crystal display in the case the stepping down of the main power supply to a voltage equal to or lower than a predetermined value is detected in this kind of the liquid crystal display device. Thereby an electrostatic charge is sufficiently discharged, and the problem associated with the after image produced on the display of the liquid crystal display device is solved. <P>COPYRIGHT: (C)2006,JPO&NCIPI

Description

本発明は、液晶表示装置に関し、特に、ファクシミリ・プリンタ・複合機などの画像形成装置が備える液晶表示装置に関する。   The present invention relates to a liquid crystal display device, and more particularly to a liquid crystal display device included in an image forming apparatus such as a facsimile, a printer, or a multifunction peripheral.

ファクシミリ・プリンタ・複合機などの画像形成装置は、LCD(Liquid Crystal Display)と呼ばれる液晶表示装置を備えている。この液晶表示装置は、2枚のガラス板の間に特殊な液体を封入し、電圧をかけることによって液晶分子の向きを変え、光の透過率を増減させることで像を表示する構造になっている。   2. Description of the Related Art Image forming apparatuses such as facsimiles, printers, and multifunction machines include a liquid crystal display device called an LCD (Liquid Crystal Display). This liquid crystal display device has a structure in which a special liquid is sealed between two glass plates and an image is displayed by changing the direction of liquid crystal molecules by applying a voltage and increasing or decreasing light transmittance.

このような液晶表示装置においては、画像形成装置の電源を降圧して、LCDを動作させるIC用の電源(以下「LCD用信号電源」という)を生成するのが一般的である。このようにすれば、画像形成装置の電源をオフにすることで、液晶表示装置の電源もオフにすることができる。   In such a liquid crystal display device, the power supply of the image forming apparatus is generally stepped down to generate an IC power supply for operating the LCD (hereinafter referred to as “LCD signal power supply”). In this way, the power supply of the liquid crystal display device can be turned off by turning off the power supply of the image forming apparatus.

ところで、液晶分子の向きを変えるための電源(以下「液晶表示用電源」という)の電圧としては、LCD用信号電源より高い電圧が必要となる。このため、一般的には、安価なチャージポンプ式の昇圧回路などでLCD用信号電源を昇圧して液晶表示用電源を生成するという手法がとられている。   By the way, as the voltage of the power source (hereinafter referred to as “liquid crystal display power source”) for changing the orientation of the liquid crystal molecules, a voltage higher than that of the LCD signal power source is required. For this reason, generally, a technique of boosting the LCD signal power supply by using an inexpensive charge pump booster circuit or the like to generate a liquid crystal display power supply is employed.

しかしながら、チャージポンプ式の昇圧回路を用いた構成によると、画像形成装置の電源をオフにした際、液晶表示装置の表示に残像が生じることがあった。これは、チャージポンプ式の昇圧回路に蓄積された電荷がディスチャージされるまでに暫く時間がかかるために起こる現象である。   However, according to the configuration using the charge pump type booster circuit, an afterimage may occur in the display of the liquid crystal display device when the power supply of the image forming apparatus is turned off. This is a phenomenon that occurs because it takes a while for the charge accumulated in the charge pump type booster circuit to be discharged.

その対策として、従来から様々な技術が提案されている(特許文献1等)。なかでも最も安価で簡易的な手法として、ディスチャージ用のリセット端子を液晶表示ユニットに設ける手法が知られている。これによれば、LCD用信号電源が所定値以下の電圧になったことを検知したとき、ディスチャージ用のリセット端子をオンにする。これによって、LCDを動作させるICが駆動している間に、チャージポンプ式の昇圧回路に蓄積された電荷をディスチャージさせることができる。   Conventionally, various techniques have been proposed as countermeasures (Patent Document 1, etc.). Among them, as the cheapest and simplest method, a method of providing a discharge reset terminal in a liquid crystal display unit is known. According to this, when it is detected that the LCD signal power supply has become a voltage equal to or lower than a predetermined value, the discharge reset terminal is turned on. As a result, the charge accumulated in the charge pump type booster circuit can be discharged while the IC for operating the LCD is driven.

この点、図4を用いて更に詳しく説明する。   This point will be described in more detail with reference to FIG.

S1は、画像形成装置の電源(以下「メイン電源」という)の電圧波形である。S2は、LCD用信号電源の電圧波形である。S3は、ディスチャージ用のリセット端子から出力される信号の電圧波形である。S4は、液晶表示用電源の電圧波形である。   S1 is a voltage waveform of a power source (hereinafter referred to as “main power source”) of the image forming apparatus. S2 is a voltage waveform of the LCD signal power supply. S3 is a voltage waveform of a signal output from the discharge reset terminal. S4 is a voltage waveform of the power source for liquid crystal display.

メイン電源をオフにした時点(P11参照)においては、メイン電源の電圧は5Vであり、また、LCD用信号電源の電圧は3.3Vである。メイン電源をオフにしたら、LCD用信号電源の電圧が降下を始め、このLCD用信号電源が2.9V以下になったことを検知したとき(P12参照)、ディスチャージ用のリセット端子をオンにする。これによって、チャージポンプ式の昇圧回路に蓄積された電荷のディスチャージが始まる。LCD用信号電源が所定値以下の電圧になったら(P13参照)、LCDを動作させるICが駆動しなくなり、チャージポンプ式の昇圧回路に蓄積された電荷のディスチャージが終わる(P14参照)。   When the main power supply is turned off (see P11), the voltage of the main power supply is 5V, and the voltage of the LCD signal power supply is 3.3V. When the main power supply is turned off, the voltage of the LCD signal power supply starts to drop, and when it is detected that the LCD signal power supply becomes 2.9 V or less (see P12), the discharge reset terminal is turned on. . As a result, discharging of the charge accumulated in the charge pump type booster circuit starts. When the LCD signal power supply becomes a voltage equal to or lower than a predetermined value (see P13), the IC for operating the LCD is not driven, and the discharge of the charge accumulated in the charge pump type booster circuit ends (see P14).

以上のように、ディスチャージ用のリセット端子を液晶表示ユニットに設ける手法を採用すれば、図4にT1として表した時間だけ、チャージポンプ式の昇圧回路に蓄積された電荷をディスチャージさせることができる。
特開2000−50565号公報
As described above, if the method of providing the discharge reset terminal in the liquid crystal display unit is employed, the charge accumulated in the charge pump type booster circuit can be discharged only for the time indicated as T1 in FIG.
JP 2000-50565 A

上記したように、従来技術によると、図4にT1として表した時間だけ、チャージポンプ式の昇圧回路に蓄積された電荷をディスチャージさせることができる。しかしながら、この時間T1が短い場合は、電荷を十分にディスチャージさせることができず、液晶表示装置の表示に残像が生じる問題を解決することはできなかった。   As described above, according to the conventional technique, the charge accumulated in the charge pump type booster circuit can be discharged only for the time represented by T1 in FIG. However, when the time T1 is short, the charge cannot be sufficiently discharged, and the problem that an afterimage appears on the display of the liquid crystal display device cannot be solved.

本発明は、上記従来の事情に基づいて提案されたものであって、十分なディスチャージ時間を確保することによって、液晶表示装置の表示に残像が生じる問題を解決することを目的とする。   The present invention has been proposed based on the above-described conventional circumstances, and an object of the present invention is to solve the problem that an afterimage is generated in the display of a liquid crystal display device by securing a sufficient discharge time.

本発明は、上記目的を達成するために以下の手段を採用している。   The present invention employs the following means in order to achieve the above object.

すなわち、本発明は、メイン電源を降圧してLCD用信号電源を生成するとともに、該LCD用信号電源を昇圧して液晶表示用電源を生成する液晶表示装置を前提としている。そして、このような液晶表示装置において、上記メイン電源が所定値以下の電圧になったことを検知したとき、上記液晶表示用電源にリセットをかけるパワーオフリセット回路を備えたことを特徴とする。このようにすれば、電荷を十分にディスチャージさせることができ、液晶表示装置の表示に残像が生じる問題を解決することができる。   That is, the present invention is premised on a liquid crystal display device that generates an LCD signal power source by stepping down the main power source and generates a liquid crystal display power source by boosting the LCD signal power source. Such a liquid crystal display device includes a power-off reset circuit that resets the liquid crystal display power supply when it is detected that the voltage of the main power supply is equal to or lower than a predetermined value. In this way, the charge can be sufficiently discharged, and the problem that an afterimage occurs in the display of the liquid crystal display device can be solved.

また、本発明では、上記パワーオフリセット回路を電源立ち下げ時に用い、該パワーオフリセット回路とは別のパワーオンリセット回路を電源立ち上げ時に用いるようにしている。このように電源オン時と電源オフ時とで別個のリセット回路を用いる構成にすれば、リセットに係る検知電圧及びタイミングをそれぞれ別個に設定することができる。   In the present invention, the power-off reset circuit is used when the power is turned off, and a power-on reset circuit different from the power-off reset circuit is used when the power is turned on. As described above, when a separate reset circuit is used when the power is turned on and when the power is turned off, the detection voltage and timing related to the reset can be set separately.

本発明によれば、メイン電源が所定値以下の電圧になったことを検知したとき、液晶表示用電源にリセットをかけるようにしているので、電荷を十分にディスチャージさせることができ、液晶表示装置の表示に残像が生じる問題を解決することができる。   According to the present invention, when it is detected that the main power source has become a voltage equal to or lower than a predetermined value, the power source for liquid crystal display is reset, so that the charge can be sufficiently discharged, and the liquid crystal display device It is possible to solve the problem that an afterimage is generated in the display.

以下、本発明の実施の形態を図面にしたがって詳細に説明する。   Hereinafter, embodiments of the present invention will be described in detail with reference to the drawings.

図1は、本発明を適用した液晶表示装置の要部の概略構成図である。   FIG. 1 is a schematic configuration diagram of a main part of a liquid crystal display device to which the present invention is applied.

液晶表示ユニット40にはLCD用信号電源(3.3V)を入力し、このLCD用信号電源(3.3V)をチャージポンプ式の昇圧回路41で昇圧して液晶表示用電源(13.2V)を生成する。ディスチャージ用のリセット端子(/RES(LCD))は、それを制御しているCPU30のポートに接続し、このCPU30のリセット端子(/RES(CPU))はパワーオンリセット回路20に接続する。このパワーオンリセット回路20は、LCD用信号電源(3.3V)が2.9V以上になったことを検知したとき、CPU30のリセット端子(/RES(CPU))をオンにするようになっている。   An LCD signal power supply (3.3V) is input to the liquid crystal display unit 40, and the LCD signal power supply (3.3V) is boosted by a charge pump type booster circuit 41 to generate a liquid crystal display power supply (13.2V). . The discharge reset terminal (/ RES (LCD)) is connected to the port of the CPU 30 that controls it, and the reset terminal (/ RES (CPU)) of the CPU 30 is connected to the power-on reset circuit 20. The power-on reset circuit 20 turns on the reset terminal (/ RES (CPU)) of the CPU 30 when detecting that the LCD signal power supply (3.3V) becomes 2.9V or more. .

既に説明したように、従来技術によると、LCD用信号電源(3.3V)が2.9V以下になるまでは、ディスチャージ用のリセット端子(/RES(LCD))をオンにすることができない。このため、電荷を十分にディスチャージさせることができず、液晶表示装置の表示に残像が生じる場合があった。   As described above, according to the prior art, the discharge reset terminal (/ RES (LCD)) cannot be turned on until the LCD signal power supply (3.3 V) becomes 2.9 V or less. For this reason, the charge cannot be sufficiently discharged, and an afterimage may occur in the display of the liquid crystal display device.

そこで、本発明では、メイン電源(5.0V)が4.2V以下になったことを検知したとき、液晶表示用電源にリセットをかけるパワーオフリセット回路10を備えた。ここでいう「液晶表示用電源にリセットをかける」とは、具体的には、ディスチャージ用のリセット端子(/RES(LCD))をオンにすることを意味する。このようにすれば、電荷を十分にディスチャージさせることができ、液晶表示装置の表示に残像が生じる問題を解決することができる。   Therefore, the present invention includes the power-off reset circuit 10 that resets the liquid crystal display power supply when it is detected that the main power supply (5.0 V) is 4.2 V or less. Here, “resetting the liquid crystal display power supply” specifically means turning on the discharge reset terminal (/ RES (LCD)). In this way, the charge can be sufficiently discharged, and the problem that an afterimage occurs in the display of the liquid crystal display device can be solved.

この点、図2を用いて更に詳しく説明する。   This point will be described in more detail with reference to FIG.

図4と同様、S1は、メイン電源の電圧波形であり、S2は、LCD用信号電源の電圧波形であり、S3は、ディスチャージ用のリセット端子から出力される信号の電圧波形であり、S4は、液晶表示用電源の電圧波形である。また、メイン電源をオフにした時点(P1参照)においては、メイン電源の電圧は5Vであり、LCD用信号電源の電圧は3.3Vである。   As in FIG. 4, S1 is a voltage waveform of the main power supply, S2 is a voltage waveform of the LCD signal power supply, S3 is a voltage waveform of a signal output from the discharge reset terminal, and S4 is It is a voltage waveform of the power supply for liquid crystal displays. When the main power supply is turned off (see P1), the voltage of the main power supply is 5V, and the voltage of the LCD signal power supply is 3.3V.

メイン電源をオフにしたら、LCD用信号電源の電圧が降下を始める点は既に説明した通りである。従来は、このLCD用信号電源が2.9V以下になったことを検知したとき、ディスチャージ用のリセット端子をオンにすることとしていた。   As described above, the voltage of the LCD signal power supply starts dropping when the main power supply is turned off. Conventionally, when it is detected that the LCD signal power supply has become 2.9 V or less, the discharge reset terminal is turned on.

しかしながら、図2を見てもわかるように、LCD用信号電源の電圧が降下を始めるタイミングは、メイン電源の電圧が降下を始めるタイミングよりも若干遅い。これは、メイン電源を降圧することによってLCD用信号電源を生成しているからである。   However, as can be seen from FIG. 2, the timing at which the voltage of the LCD signal power supply begins to drop is slightly later than the timing at which the main power supply voltage starts to drop. This is because the LCD signal power supply is generated by stepping down the main power supply.

本発明では、この点に着目し、メイン電源が4.2V以下になったことを検知したとき(P2参照)、ディスチャージ用のリセット端子をオンにすることとした。このようにすれば、LCDを動作させるICが駆動しなくなるまでに(P3参照)、チャージポンプ式の昇圧回路に蓄積された電荷を十分にディスチャージさせることができる(P4参照)。すなわち、十分なディスチャージ時間T2を確保することが可能となった。   In the present invention, paying attention to this point, when it is detected that the main power supply is 4.2 V or less (see P2), the discharge reset terminal is turned on. In this way, the charge accumulated in the charge pump booster circuit can be sufficiently discharged (see P4) until the IC that operates the LCD is not driven (see P3). That is, a sufficient discharge time T2 can be secured.

図3は、電源オン時と電源オフ時のタイミングチャートである。   FIG. 3 is a timing chart when the power is turned on and when the power is turned off.

(A)はメイン電源、(B)は/RES(POWEROFF)、(C)はLCD用信号電源、(D)は/RES(CPU)、(E)は/RES(LCD)の波形を表している。/RES(POWEROFF)とは、本発明で追加したパワーオフリセット回路10からの出力信号である。   (A) is the main power supply, (B) is the / RES (POWEROFF), (C) is the LCD signal power supply, (D) is the / RES (CPU), and (E) is the waveform of / RES (LCD). Yes. / RES (POWEROFF) is an output signal from the power-off reset circuit 10 added in the present invention.

電源オン時については、(C)及び(D)に示すように、LCD用信号電源の電圧が2.9V以上になったことをパワーオンリセット回路20が検知してから所定時間(69ms)が経過した後、RES(CPU)が立ち上がるようになっている。一方、電源オフ時については、(A)及び(B)に示すように、メイン電源の電圧が4.2V以下になったことをパワーオフリセット回路10が検知したとき、/RES(POWEROFF)が立ち下がるようになっている。   When the power is turned on, as shown in (C) and (D), a predetermined time (69 ms) has elapsed after the power-on reset circuit 20 detects that the voltage of the LCD signal power supply has become 2.9 V or more. After a lapse, RES (CPU) starts up. On the other hand, when the power is off, as shown in (A) and (B), when the power-off reset circuit 10 detects that the voltage of the main power source is 4.2 V or less, / RES (POWEROFF) is It comes to fall.

そこで、/RES(LCD)の立ち上げタイミングについては、(D)及び(E)に示すように、/RES(CPU)の立ち上げタイミングと同期させた。一方、/RES(LCD)の立ち下げタイミングについては、/RES(POWEROFF)の立ち下げタイミングと同期させた。このようにすれば、電源オン時については従来と同様に機能させることができ、一方、電源オフ時については、本発明で追加したパワーオフリセット回路10を有効にすることができる。   Therefore, the start timing of / RES (LCD) is synchronized with the start timing of / RES (CPU) as shown in (D) and (E). On the other hand, the fall timing of / RES (LCD) is synchronized with the fall timing of / RES (POWEROFF). In this way, when the power is turned on, it can function in the same manner as in the prior art. On the other hand, when the power is turned off, the power-off reset circuit 10 added in the present invention can be validated.

以上のように、本発明によれば、メイン電源が所定値以下の電圧になったことを検知したとき、液晶表示用電源にリセットをかけるようにしているので、電荷を十分にディスチャージさせることができ、液晶表示装置の表示に残像が生じる問題を解決することができる。また、電源オン時と電源オフ時とで別個のリセット回路を用いるようにしているので、リセットに係る検知電圧及びタイミングをそれぞれ別個に設定できるというメリットもある。しかも、この設定内容はハードウェアで調整することができるので、ソフトウェア的な負荷がない。加えて、本発明は、ディスチャージ用のリセット端子を液晶表示ユニットに設けるという最も安価で簡易的な構成について適用することができるので、コスト的にも有利である。   As described above, according to the present invention, when it is detected that the main power source has become a voltage equal to or lower than a predetermined value, the power source for liquid crystal display is reset, so that the charge can be sufficiently discharged. This can solve the problem that an afterimage occurs in the display of the liquid crystal display device. In addition, since separate reset circuits are used when the power is turned on and when the power is turned off, there is also an advantage that the detection voltage and timing related to the reset can be set separately. In addition, since this setting can be adjusted by hardware, there is no software load. In addition, the present invention can be applied to the cheapest and simplest configuration in which the discharge reset terminal is provided in the liquid crystal display unit, which is advantageous in terms of cost.

本発明は、残像が生じる問題をかかえる液晶表示装置に適用することができ、例えば、ファクシミリ・プリンタ・複合機などの画像形成装置が備える液晶表示装置に適用することができる。   The present invention can be applied to a liquid crystal display device having a problem that an afterimage occurs, and can be applied to, for example, a liquid crystal display device included in an image forming apparatus such as a facsimile, a printer, or a multifunction peripheral.

本発明を適用した液晶表示装置の要部の概略構成図Schematic configuration diagram of the main part of a liquid crystal display device to which the present invention is applied 本発明における電圧波形図Voltage waveform diagram in the present invention 本発明における電源オン時と電源オフ時のタイミングチャートTiming chart at power-on and power-off in the present invention 従来における電圧波形図Conventional voltage waveform diagram

符号の説明Explanation of symbols

10 パワーオフリセット回路
20 パワーオンリセット回路
30 CPU
40 液晶表示ユニット
41 昇圧回路
S1 メイン電源の電圧波形
S2 LCD用信号電源の電圧波形
S3 ディスチャージ用のリセット端子から出力される信号の電圧波形
S4 液晶表示用電源の電圧波形
10 power-off reset circuit 20 power-on reset circuit 30 CPU
40 Liquid crystal display unit 41 Booster circuit S1 Voltage waveform of main power supply S2 Voltage waveform of signal power supply for LCD S3 Voltage waveform of signal output from reset terminal for discharge S4 Voltage waveform of power supply for liquid crystal display

Claims (3)

メイン電源を降圧してLCD用信号電源を生成するとともに、該LCD用信号電源を昇圧して液晶表示用電源を生成する液晶表示装置において、
上記メイン電源が所定値以下の電圧になったことを検知したとき、上記液晶表示用電源にリセットをかけるパワーオフリセット回路を備えたことを特徴とする液晶表示装置。
In a liquid crystal display device that generates a liquid crystal display power source by stepping down the main power source to generate an LCD signal power source and boosting the LCD signal power source,
A liquid crystal display device comprising a power-off reset circuit for resetting the liquid crystal display power supply when it is detected that the voltage of the main power supply is equal to or lower than a predetermined value.
上記パワーオフリセット回路を電源立ち下げ時に用い、該パワーオフリセット回路とは別のパワーオンリセット回路を電源立ち上げ時に用いる請求項1に記載の液晶表示装置。   2. The liquid crystal display device according to claim 1, wherein the power-off reset circuit is used when the power is turned off, and a power-on reset circuit different from the power-off reset circuit is used when the power is turned on. 請求項1又は請求項2に記載の液晶表示装置を備えた画像形成装置。   An image forming apparatus comprising the liquid crystal display device according to claim 1.
JP2004261428A 2004-09-08 2004-09-08 Liquid crystal display device and image forming apparatus Expired - Fee Related JP4089908B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2004261428A JP4089908B2 (en) 2004-09-08 2004-09-08 Liquid crystal display device and image forming apparatus

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2004261428A JP4089908B2 (en) 2004-09-08 2004-09-08 Liquid crystal display device and image forming apparatus

Publications (2)

Publication Number Publication Date
JP2006078680A true JP2006078680A (en) 2006-03-23
JP4089908B2 JP4089908B2 (en) 2008-05-28

Family

ID=36158207

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2004261428A Expired - Fee Related JP4089908B2 (en) 2004-09-08 2004-09-08 Liquid crystal display device and image forming apparatus

Country Status (1)

Country Link
JP (1) JP4089908B2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2009104014A (en) * 2007-10-25 2009-05-14 Rohm Co Ltd Liquid crystal driving device and liquid crystal display device using the same
US8743106B2 (en) 2007-11-30 2014-06-03 Au Optronics Corp. Liquid crystal display device and method for decaying residual image thereof
JP2016090703A (en) * 2014-10-31 2016-05-23 京セラドキュメントソリューションズ株式会社 Electronic device
CN114495860A (en) * 2022-03-11 2022-05-13 深圳市华星光电半导体显示技术有限公司 Display drive circuit and display drive device

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109192152B (en) * 2018-08-29 2021-01-01 努比亚技术有限公司 LCD control circuit and terminal

Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0744134A (en) * 1991-07-09 1995-02-14 Nec Corp Liquid crystal display driving power supply limiting circuit
JPH08220508A (en) * 1995-02-16 1996-08-30 Hitachi Ltd Power circuit for liquid crystal display
JPH09269476A (en) * 1996-03-29 1997-10-14 Seiko Epson Corp Liquid crystal display device
JPH09318927A (en) * 1996-05-30 1997-12-12 Sanyo Electric Co Ltd Liquid crystal display device
JPH1073800A (en) * 1996-08-30 1998-03-17 Nec Home Electron Ltd Liquid crystal display device
JPH10333642A (en) * 1997-05-27 1998-12-18 Internatl Business Mach Corp <Ibm> Liquid crystal display device
JPH11282427A (en) * 1998-03-30 1999-10-15 Ricoh Co Ltd Driving voltage controller for liquid crystal display
JP2000182373A (en) * 1998-12-15 2000-06-30 Nec Corp Charge pump circuit, boosting circuit, and semiconductor memory device
JP2000214830A (en) * 1999-01-26 2000-08-04 Sharp Corp Liquid crystal power supply controller
JP2000305524A (en) * 1999-04-16 2000-11-02 Mitsubishi Electric Corp Liquid crystal control device
JP2002123234A (en) * 2000-08-09 2002-04-26 Sharp Corp Picture display device and portable electronic equipment
JP2002215107A (en) * 2001-01-16 2002-07-31 Seiko Epson Corp Power source control device for equipment using microcomputer
JP2002333872A (en) * 2001-03-07 2002-11-22 Ricoh Co Ltd Lcd power supply control method, control circuit thereof, and imaging device having the circuit
JP2004163526A (en) * 2002-11-11 2004-06-10 Seiko Epson Corp Multi-output driver and fluorescent display tube module
JP2004226597A (en) * 2003-01-22 2004-08-12 Sony Corp Liquid crystal display device

Patent Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0744134A (en) * 1991-07-09 1995-02-14 Nec Corp Liquid crystal display driving power supply limiting circuit
JPH08220508A (en) * 1995-02-16 1996-08-30 Hitachi Ltd Power circuit for liquid crystal display
JPH09269476A (en) * 1996-03-29 1997-10-14 Seiko Epson Corp Liquid crystal display device
JPH09318927A (en) * 1996-05-30 1997-12-12 Sanyo Electric Co Ltd Liquid crystal display device
JPH1073800A (en) * 1996-08-30 1998-03-17 Nec Home Electron Ltd Liquid crystal display device
JPH10333642A (en) * 1997-05-27 1998-12-18 Internatl Business Mach Corp <Ibm> Liquid crystal display device
JPH11282427A (en) * 1998-03-30 1999-10-15 Ricoh Co Ltd Driving voltage controller for liquid crystal display
JP2000182373A (en) * 1998-12-15 2000-06-30 Nec Corp Charge pump circuit, boosting circuit, and semiconductor memory device
JP2000214830A (en) * 1999-01-26 2000-08-04 Sharp Corp Liquid crystal power supply controller
JP2000305524A (en) * 1999-04-16 2000-11-02 Mitsubishi Electric Corp Liquid crystal control device
JP2002123234A (en) * 2000-08-09 2002-04-26 Sharp Corp Picture display device and portable electronic equipment
JP2002215107A (en) * 2001-01-16 2002-07-31 Seiko Epson Corp Power source control device for equipment using microcomputer
JP2002333872A (en) * 2001-03-07 2002-11-22 Ricoh Co Ltd Lcd power supply control method, control circuit thereof, and imaging device having the circuit
JP2004163526A (en) * 2002-11-11 2004-06-10 Seiko Epson Corp Multi-output driver and fluorescent display tube module
JP2004226597A (en) * 2003-01-22 2004-08-12 Sony Corp Liquid crystal display device

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2009104014A (en) * 2007-10-25 2009-05-14 Rohm Co Ltd Liquid crystal driving device and liquid crystal display device using the same
US8743106B2 (en) 2007-11-30 2014-06-03 Au Optronics Corp. Liquid crystal display device and method for decaying residual image thereof
JP2016090703A (en) * 2014-10-31 2016-05-23 京セラドキュメントソリューションズ株式会社 Electronic device
CN114495860A (en) * 2022-03-11 2022-05-13 深圳市华星光电半导体显示技术有限公司 Display drive circuit and display drive device
CN114495860B (en) * 2022-03-11 2023-04-07 深圳市华星光电半导体显示技术有限公司 Display driving circuit and display driving device

Also Published As

Publication number Publication date
JP4089908B2 (en) 2008-05-28

Similar Documents

Publication Publication Date Title
US7825919B2 (en) Source voltage removal detection circuit and display device including the same
US20090243994A1 (en) Backlight control device and display apparatus
EP1239446A3 (en) Lcd power source control method and control circuit thereof and image forming apparatus having the control circuit
JP2006047500A (en) Display panel driving circuit, display device, and electronic equipment
KR101255509B1 (en) Method and apparatus of driving lamp
JP4089908B2 (en) Liquid crystal display device and image forming apparatus
CN107784987B (en) Method and apparatus for driving display panel during display off period
KR101978618B1 (en) LCD screen signal control circuit, display panel and display device
US7609242B2 (en) Liquid crystal display and integrated driving circuit thereof
US20060012551A1 (en) Liquid crystal display with an image flicker eliminaiton function applied when power-on and an operation method of the same
JP3519870B2 (en) Liquid crystal display
CN211181608U (en) Power supply time sequence control circuit and display device
JP5897866B2 (en) Power supply circuit and liquid crystal display device
JP2000305524A (en) Liquid crystal control device
US11074878B2 (en) Liquid crystal display
JP2010066632A (en) Driver power supply circuit for liquid crystal panel
JP2004294532A (en) Display driver, electrooptical device, electronic equipment, and driving and setting method of display driver
JP2008083436A (en) Display device
JP2005084559A (en) Power-on reset circuit
KR101389655B1 (en) Display device having afterimage protection
JP2005137066A (en) Power source circuit
JP2003216112A (en) Liquid crystal driving circuit
CN110299119B (en) Liquid crystal control circuit, electronic clock, and liquid crystal control method
JP2011203536A (en) Power source controller and image forming apparatus
JP2008216526A (en) Liquid crystal device and voltage supply device

Legal Events

Date Code Title Description
A977 Report on retrieval

Free format text: JAPANESE INTERMEDIATE CODE: A971007

Effective date: 20071218

TRDD Decision of grant or rejection written
A01 Written decision to grant a patent or to grant a registration (utility model)

Free format text: JAPANESE INTERMEDIATE CODE: A01

Effective date: 20080220

A61 First payment of annual fees (during grant procedure)

Free format text: JAPANESE INTERMEDIATE CODE: A61

Effective date: 20080221

R150 Certificate of patent or registration of utility model

Ref document number: 4089908

Country of ref document: JP

Free format text: JAPANESE INTERMEDIATE CODE: R150

Free format text: JAPANESE INTERMEDIATE CODE: R150

FPAY Renewal fee payment (event date is renewal date of database)

Free format text: PAYMENT UNTIL: 20110307

Year of fee payment: 3

FPAY Renewal fee payment (event date is renewal date of database)

Free format text: PAYMENT UNTIL: 20120307

Year of fee payment: 4

FPAY Renewal fee payment (event date is renewal date of database)

Free format text: PAYMENT UNTIL: 20130307

Year of fee payment: 5

FPAY Renewal fee payment (event date is renewal date of database)

Free format text: PAYMENT UNTIL: 20130307

Year of fee payment: 5

S533 Written request for registration of change of name

Free format text: JAPANESE INTERMEDIATE CODE: R313533

FPAY Renewal fee payment (event date is renewal date of database)

Free format text: PAYMENT UNTIL: 20130307

Year of fee payment: 5

R350 Written notification of registration of transfer

Free format text: JAPANESE INTERMEDIATE CODE: R350

FPAY Renewal fee payment (event date is renewal date of database)

Free format text: PAYMENT UNTIL: 20130307

Year of fee payment: 5

S531 Written request for registration of change of domicile

Free format text: JAPANESE INTERMEDIATE CODE: R313531

LAPS Cancellation because of no payment of annual fees