GB2240446A - Digital still video camera with selectable video signal processing speed - Google Patents
Digital still video camera with selectable video signal processing speed Download PDFInfo
- Publication number
- GB2240446A GB2240446A GB9024224A GB9024224A GB2240446A GB 2240446 A GB2240446 A GB 2240446A GB 9024224 A GB9024224 A GB 9024224A GB 9024224 A GB9024224 A GB 9024224A GB 2240446 A GB2240446 A GB 2240446A
- Authority
- GB
- United Kingdom
- Prior art keywords
- digital
- clock
- video camera
- photographing
- digital still
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N1/00—Scanning, transmission or reproduction of documents or the like, e.g. facsimile transmission; Details thereof
- H04N1/21—Intermediate information storage
- H04N1/2104—Intermediate information storage for one or a few pictures
- H04N1/2112—Intermediate information storage for one or a few pictures using still video cameras
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N1/00—Scanning, transmission or reproduction of documents or the like, e.g. facsimile transmission; Details thereof
- H04N1/21—Intermediate information storage
- H04N1/2104—Intermediate information storage for one or a few pictures
- H04N1/2112—Intermediate information storage for one or a few pictures using still video cameras
- H04N1/2137—Intermediate information storage for one or a few pictures using still video cameras with temporary storage before final recording, e.g. in a frame buffer
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N23/00—Cameras or camera modules comprising electronic image sensors; Control thereof
- H04N23/60—Control of cameras or camera modules
- H04N23/65—Control of camera operation in relation to power supply
- H04N23/651—Control of camera operation in relation to power supply for reducing power consumption by affecting camera operations, e.g. sleep mode, hibernation mode or power off of selective parts of the camera
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N2101/00—Still video cameras
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Television Signal Processing For Recording (AREA)
- Transforming Light Signals Into Electric Signals (AREA)
- Studio Devices (AREA)
Abstract
A digital still video camera includes a switch for selecting one of the plurality of modes, eg. a one-shot mode or a serial shot mode, and circuitry 5, 6 for processing the digital image signal from the camera's CCD sensor in synchronization with a clock signal, the frequency of the clock signal being changed in accordance with the selected mode so that the circuitry 5, 6 changes its processing speed in accordance with the selected mode, eg. the clock signal frequency is reduced 8, 9 during the one-shot mode thereby more efficiently using the camera's battery power. <IMAGE>
Description
:2:2,,, c).ú1 AI (B 1 9 DIGITAL STILL VIDEO CAMERA The present invention
relates to a digital still video camera in which a still image is stored as digital data, and particularly relates to a digital still camera which consumes low electric current.
Recently, a digital still video camera in which an image is stored in a semiconductor memory such as a memory card, has been used instead of a still video camera in which a still image is recorded in a video floppy disk. Referring to Fig.3. of the accompanying drawings the outline of a conventional digital still video camera will be explained.
The numeral 1 is a SSG which impresses the clock of the frequency fclk upon each portion of the digital still video camera. The numeral 2 is a CCD which functions as a light receiving unit which receives light from a photographic object and conducts photoelectric transfer so that an image signal can be generated. The numeral 3 is an A/D converter which converts f 2 the image signal sent from CCD2 into digital image data. The numeral 4 is a fiame memory which temporarily accumulates the digital image data. The numeral 5 is a digital processing circuit which converts the digital image data into the signals of Y, 1, Q. The numeral 6 is a data compression circuit which compresses the data of signals Y,I,Q so that the amount of data can be reduced. The numeral 7 is a memory which stores the digital image data sent from the data compression circuit. This memory 7 is composed of a semiconductor memory provided in the digital still video camera or composed of an IC card (a card memory) which can be attached to and detached from the camera. The numeral 10 is a CPU which controls each unit. The numeral 11 is an operation panel which is used for the operation and changeover of various operation modes such as one shot photographing and serial shot photographing. The numeral 12 is a release switch.
The operation of the digital still video camera composed in the way described above are as follows.
When the serial shot photographing mode is selected by the operation panel 11 and the release switch 12 is pressed, the output signal of the CCD sensor 2 is converted into digital image data at the A/D converter 3 and stored once in the frame memory. After that, the output signal is converted into the signals Y,I,Q at the digital processing circuit 5. Then, this is compressed by the data compressing circuit 6 and recorded in 1 the memory 7. While the release switch 12 is pressed, these sequential motions are continuously conducted.
On the other hand, when the one shot photographing mode is selected at the photographing mode in the operation panel 11, and the release switch 12 is pressed, the output signal of the CCD sensor 2 is converted into the digital image data in the A/D converter 3 and stored once in the frame memory. These motions are conducted for each frame.
In the case of the above-described digital still video camera, when the serial shot photographing of 10 frames/sec is conducted, it is necessary to complete the process from picturetaking to the final processing in 100msec per one sheet. In order to read out the data from the CCD sensor and store it in the frame memory, 33.3msec (1/60sec) is needed out of 100msec, so that the signal conversion (the conversion from the image signal to the signals Y,I,Q) and the data compression must be conducted in the residual 66.7msec. When the number of pixels of CCD is 400,000 (H800 X V500), the signals Y,I,Q becomes as follows at the digital processing unit.
Y - 800 X 500 = 0.4 M byte I - 400 X 500 = 0.2 M byte Q - 400 X 500 = 0.2 M byte Namely, one image is converted into the data of 0.8 m byte. Accordingly, 66.7msec/0.8M byte - 83.4nsec/byte. This shows that the data needs to be processed in 83.4nsec per byte.
4 When the data is processed at a high speed, CMOSIC is used and clock drive is conducted so that the processing can be completed in the processing time described above. The clock frequency is the same in one shot photographing and serial shot photographing.
The consumptive electric power is increased in proportion to the clock frequency, so that electric power not less than lw is spent in the processing circuit and the data compression circuit.
when driving is conducted by a high frequency in the case of one shot photography in which high speed processing is not necessary, it is not effective in view point of consumptive electric power. Especially, when the consumptive electric current is high in the case of a battery, the battery is consumed quickly due to theAnternal resistance. In other words, even when the consumed electric power (voltage X current X time) is the same, the efficiency is lowered in the case in which a large amount of current is flowed for a short period of time as compared with the case in which a small amount of current is flown for a long period of time.
The object of the present i invention is to realize a digital still video camera which consumes a small electric current.
The present invention to solve the problems described above is to provide a digital still video camera in which a still image is recorded as digital data, comprising: a mode setting means by which the one shot photographing mode or the serial shot photographing mode can be set; and a clock frequency changing means by which the clock frequency can be changed over according to the mode which was set by the mode setting means.
in the digital still video camera of the present invention, the clock frequency setting means changes over the clock frequency according to the mode which was set by the mode setting means. In the case of the one shot photographing mode, the clock frequency is set low compared with the serial shot photographing mode, so that the current consumption is reduced. The invention will be further described by way of nonlimitative example with reference to the accompanying drawings, in which:
Fig. 1 is a schematic illustration which shows the composition of an example of the present invention. Fig. 2 is a schematic illustration which shows the composition of another example of the present invention. Fig. 3 is a schematic Illustration which shows the composition of a conventional. digital still video camera.
6 At the outsetr referring to Fig. 1, the outline of the digital still video camera of the present invention will be explained. In Fig. 1, the numeral 1 is a SSG which impresses the clock of the frequency felk upon each unit of the digital still video camera. The numeral 2 is a CCD which functions as a light receiving unit generating an image signal by conducting photoelectric transfer after receiving light from a photographic object. The numeral 3 is an A/D converter which converts an image signal sent from CCD2 into digital image data. The numeral 4 is a frame memory to accumulate digital image data temporarily. The numeral 5 is a digital data processing circuit which converts the digital image data into the signals Y,I,Q The numeral 6 is a data compression circuit which reduces the amount of data by compressing the data of signals Y,I,Q. The numeral 7 is a memory which stores the digital image data sent from the data compression circuit. This memory 7 is composed of a semiconductor memory which is provided in the digital still video camera, and composed of an IC card which is capable of being attached to and detached from the camera. The numeral 8 is a frequency divider which divides the clock of the frequency fclk sent from SSG1 into 11N. The numeral 9 is a selector switch which changes over the clock supplied to the digital 7 process circuit 5 and the data compression circuit 6 to one of fclk and fclk/N. The numeral 10 is a CPU which controls each unit. The numeral 11 is a control panel which operates and changes over various operation modes such as the photographing modes of the one shot photographing mode and serial shot photographing mode. The numeral 12 is a release switch. The numeral 13 is a mode setting means composed of the CPU 10 and the control panel 11. The numeral 14 is a clock frequency changing means composed of the frequency divider 8 and the selector switch 9.
The operation of the digital still video camera composed in the way described above will be described as follows.
When the serial shot photographing mode is selected by the control panel 11, CPU 10 detects it and the selector switch 9 is changed over to the side Of fclk. Consequently, the clock of high frequency fclk which is adequate for high speed serial shot photographing, is supplied to the digital process circuit 5, the data compression circuit 6, and other units. When the release switch 12 is pressed, the output signal of the CCD sensor 2 is converted into the digital image data by the A/D converter 3, stored once in the frame memory, and converted into the signals Y,1,0 by the digital process circuit 5. After the signals-Y,I,Q has been compressed by the data compression circuit 6, they are recorded in the memory 7. A series of the motions described 8 above are continuously conducted while the release switch 12 is pressed.
On the other hand, when the one shot photographing is selected by the control panel 11, it is detected by the CPU 10 and the selector switch 9 is changed over to the side Of f clk/N. Accordingly, the clock of low frequency is supplied to the digital process circuit 5 and the data compression circuit 6, and the clock of high frequency is supplied to other units. When the release switch 12 is pressed at this moment, the output signal of the CCD sensor 2 is converted into the digital image data by the A/D converter 3 and stored once in the frame memory. The digital image data is processed by the digital process circuit 5 and he data compression circuit 6 which are driven by fc1k/N. In this case, one shot photographing is conducted, so that there is time to spare after one frame of photographing has been conducted. Accordingly, there is caused no problem even when processing, data compression and writing into the memory 7 are conducted at a low speed.
When the digital processing is conducted by the clock of 1IN in this way, the consumptive electric power per unit time Is also reduced to 1IN. Howevert the period of time for processing is increased to N times since the clock is reduced to l/N,-so that the consumptive electric power is the.same. However, it has been widely known that according to the characteristic of a battery, a large amount of electric ower can be obtained from 9 the battery in the case a small electric current is flown for a long period of time as compared with the case in which a large electric current is flown for a short period of time, which is due to the internal resistance of the battery. This can be true in the case of a primary battery and a secondary battery. The digital still video camera is usually powered by a battery, so that the battery can stand long use when the camera is composed in the above-described structure.
Fig. 2 is a schematic illustration which shows the structure of another example of the present invention. Referring now to the drawings, like reference characters designate corresponding parts throughout Fig. 1 and Fig. 2. The numeral 15 is a frequency divider, the frequency dividing ratio of which is controlled by the CPU 10. Accordingly, the frequency dividing ratio is controlled by the photographing mode so that the clock frequency which is at least necessary to process, can be obtained. Even when there are a plurality of photographing modes such as one shot photographing, middle speed serial shot photographing and high speed serial shot photographing, the camera can be adapted to the situation by changing the frequency dividing ratio according to the direction of the CPU 10. Therefore, the battery power can be effectively utilized in this example, too.
4 k As described above, the present invention is to provide a digital still video camera in which a still Image is recorded as digital data, comprising: a mode setting means by which the one shot photographing mode or the serial shot photographing mode can be set; and a clock frequency changing means by which the clock frequency can be changed over according to the mode which was set by the mode setting means, so that the clock frequency can be changed over according to the mode. Consequently, it has become possible to process at an adequate speed according to the photographing mode, so that the digital still video camera in which the battery can stand long use by reducing the consumptive current, can be realized.
4 1
Claims (4)
1. A digital still video camera having a plurality of photographing modes, comprising:
means for selecting one of the plurality of photographing modes; means for photographing an image to output a digital image signal in accordance with the selected photographing mode; means for processing the digital image signal in synchronization with a clock signal; clock means for producing the clock signal and outputting it to the processing means, the clock means being adapted to change the frequency of the clock signal in accordance with the selected photographing mode so that the processing speed of the processing means changes in accordance with the selected photographing mode.
2. A camera according to claim 1, wherein the plurality of photographing modes comprise one-shot photographing mode and serial-shot photographing mode.
3. A camera according to claim 1 or 2 wherein the clock means comprises a frequency divider and a switch member.
4. A camera constructed and arranged to operate substantially as hereinbefore described with reference to and as illustrated in Figures 1 and 2 of the accompanying drawings.
PulAMed 1991 atlhePmmtOfBee, State House.66171 High Hoborn. LondonWC1R47P. Further copies nay be obtained from Banch. Unit 6. Nine Mile Point Ch, Cross Keys. Newport. NPI 7M. Printed by Multiplex techniques ltd. St Maxy Cray. Kent.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1293601A JPH03154487A (en) | 1989-11-10 | 1989-11-10 | Digital still video camera |
Publications (2)
Publication Number | Publication Date |
---|---|
GB9024224D0 GB9024224D0 (en) | 1990-12-19 |
GB2240446A true GB2240446A (en) | 1991-07-31 |
Family
ID=17796826
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB9024224A Withdrawn GB2240446A (en) | 1989-11-10 | 1990-11-07 | Digital still video camera with selectable video signal processing speed |
Country Status (3)
Country | Link |
---|---|
JP (1) | JPH03154487A (en) |
DE (1) | DE4035574A1 (en) |
GB (1) | GB2240446A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7606470B2 (en) | 2003-09-17 | 2009-10-20 | Casio Computer Co., Ltd. | Image pickup apparatus having moving picture photographing function and moving picture photographing method thereof |
US8849090B2 (en) | 2006-10-30 | 2014-09-30 | Sony Corporation | High speed image capturing apparatus and method |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7253836B1 (en) | 1998-06-30 | 2007-08-07 | Nikon Corporation | Digital camera, storage medium for image signal processing, carrier wave and electronic camera |
JP4508452B2 (en) * | 2001-03-29 | 2010-07-21 | 三洋電機株式会社 | Integrated circuit for image sensor |
JP4724478B2 (en) * | 2005-06-21 | 2011-07-13 | 株式会社リコー | Imaging apparatus, imaging control method, and computer-readable recording medium |
KR100591796B1 (en) * | 2005-11-11 | 2006-06-26 | 엠텍비젼 주식회사 | Image processing method and apparatus |
JP4853554B2 (en) * | 2009-07-27 | 2012-01-11 | 株式会社ニコン | Digital camera |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0336317A2 (en) * | 1988-04-08 | 1989-10-11 | Fuji Photo Film Co., Ltd. | Electronic still camera capable of selecting recording media |
-
1989
- 1989-11-10 JP JP1293601A patent/JPH03154487A/en active Pending
-
1990
- 1990-11-07 GB GB9024224A patent/GB2240446A/en not_active Withdrawn
- 1990-11-08 DE DE4035574A patent/DE4035574A1/en not_active Withdrawn
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0336317A2 (en) * | 1988-04-08 | 1989-10-11 | Fuji Photo Film Co., Ltd. | Electronic still camera capable of selecting recording media |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7606470B2 (en) | 2003-09-17 | 2009-10-20 | Casio Computer Co., Ltd. | Image pickup apparatus having moving picture photographing function and moving picture photographing method thereof |
US8849090B2 (en) | 2006-10-30 | 2014-09-30 | Sony Corporation | High speed image capturing apparatus and method |
US9025929B2 (en) | 2006-10-30 | 2015-05-05 | Sony Corporation | Image capturing apparatus and image capturing method |
US9538153B1 (en) | 2006-10-30 | 2017-01-03 | Sony Corporation | Image capturing apparatus and image capturing method |
US9661291B2 (en) | 2006-10-30 | 2017-05-23 | Sony Corporation | Image capturing apparatus and image capturing method |
US9866811B2 (en) | 2006-10-30 | 2018-01-09 | Sony Corporation | Image capturing apparatus and image capturing method |
US10313648B2 (en) | 2006-10-30 | 2019-06-04 | Sony Corporation | Image capturing apparatus and image capturing method |
US10708563B2 (en) | 2006-10-30 | 2020-07-07 | Sony Corporation | Image capturing apparatus and image capturing method |
US10986323B2 (en) | 2006-10-30 | 2021-04-20 | Sony Corporation | Image capturing apparatus and image capturing method |
US11388380B2 (en) | 2006-10-30 | 2022-07-12 | Sony Corporation | Image capturing apparatus and image capturing method |
US11750937B2 (en) | 2006-10-30 | 2023-09-05 | Sony Group Corporation | Image capturing apparatus and image capturing method |
Also Published As
Publication number | Publication date |
---|---|
GB9024224D0 (en) | 1990-12-19 |
JPH03154487A (en) | 1991-07-02 |
DE4035574A1 (en) | 1991-05-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5206730A (en) | Still video camera having one-shot and serial shot modes | |
US7408574B2 (en) | Image pickup apparatus for producing a desired frame of image signals | |
US5751445A (en) | Image transmission system and terminal device | |
US7092023B2 (en) | Moving image reproducing device equipped with multi-image playback function | |
US7847832B2 (en) | Electronic camera that reduces processing time by performing different processes in parallel | |
US20050117029A1 (en) | Image capture apparatus and image capture method in which an image is processed by a plurality of image processing devices | |
CN1297644A (en) | Dual mode digital camera for video and still operation | |
US20030048363A1 (en) | Imaging apparatus | |
WO1996007986A3 (en) | Vlsi circuit structure for implementing jpeg image compression standard | |
CN101282421B (en) | Image pickup apparatus and control method thereof | |
EP1763238B1 (en) | Image processor, imaging device, and image processing system | |
GB2240446A (en) | Digital still video camera with selectable video signal processing speed | |
US7671896B2 (en) | Image sensing apparatus | |
JP2000354185A (en) | Electronic camera | |
JPH09219806A (en) | Photographing device | |
JP2980702B2 (en) | Electronic still camera | |
EP0529612A3 (en) | A camera apparatus having self timer function | |
CN102550012A (en) | Imaging apparatus and imaging method | |
JP4574087B2 (en) | Imaging apparatus, control method thereof, control program thereof, and storage medium | |
JPH11220638A (en) | Image pickup device and image pickup method | |
US7176964B1 (en) | Electronic still camera provided with a display | |
JP7037396B2 (en) | Image sensor, image pickup device and image pickup method | |
KR100599100B1 (en) | Power control apparatus for digital still camera using a logic device | |
JP2004179852A (en) | Digital camera | |
KR19990041581A (en) | Digital camera |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WAP | Application withdrawn, taken to be withdrawn or refused ** after publication under section 16(1) |