GB2149153A - Electronic timeswitch - Google Patents

Electronic timeswitch Download PDF

Info

Publication number
GB2149153A
GB2149153A GB08329586A GB8329586A GB2149153A GB 2149153 A GB2149153 A GB 2149153A GB 08329586 A GB08329586 A GB 08329586A GB 8329586 A GB8329586 A GB 8329586A GB 2149153 A GB2149153 A GB 2149153A
Authority
GB
United Kingdom
Prior art keywords
timeswitch
switch
time
indicia
display
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB08329586A
Other versions
GB8329586D0 (en
GB2149153B (en
Inventor
William A Faerestrand
John Farrell
Roger Bannister
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Gemalto Terminals Ltd
Original Assignee
Schlumberger Electronics UK Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Schlumberger Electronics UK Ltd filed Critical Schlumberger Electronics UK Ltd
Priority to GB08329586A priority Critical patent/GB2149153B/en
Publication of GB8329586D0 publication Critical patent/GB8329586D0/en
Priority to NZ209966A priority patent/NZ209966A/en
Priority to AU34677/84A priority patent/AU562894B2/en
Priority to DE8484307564T priority patent/DE3484168D1/en
Priority to EP84307564A priority patent/EP0141655B1/en
Priority to AT84307564T priority patent/ATE61125T1/en
Publication of GB2149153A publication Critical patent/GB2149153A/en
Application granted granted Critical
Publication of GB2149153B publication Critical patent/GB2149153B/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G04HOROLOGY
    • G04GELECTRONIC TIME-PIECES
    • G04G15/00Time-pieces comprising means to be operated at preselected times or after preselected time intervals
    • G04G15/006Time-pieces comprising means to be operated at preselected times or after preselected time intervals for operating at a number of different times
    • GPHYSICS
    • G04HOROLOGY
    • G04GELECTRONIC TIME-PIECES
    • G04G9/00Visual time or date indication means
    • G04G9/0082Visual time or date indication means by building-up characters using a combination of indicating elements and by selecting desired characters out of a number of characters or by selecting indicating elements the positions of which represents the time, i.e. combinations of G04G9/02 and G04G9/08

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Electric Clocks (AREA)
  • Control Of Motors That Do Not Use Commutators (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)
  • Fittings On The Vehicle Exterior For Carrying Loads, And Devices For Holding Or Mounting Articles (AREA)
  • Electrophonic Musical Instruments (AREA)
  • Electromechanical Clocks (AREA)

Abstract

The timeswitch comprises a switch actuated in accordance with a pre-set switching program, by microprocessor controlled circuitry, and a display 10 comprising an analogue time display portion 10a. The analogue portion 10a comprises inner and outer concentric circles of actuable indicia 12, 14. In the running mode of the timeswitch, in one configuration, the indicia 14 of the inner circle are sequentially actuated to represent the hour hand of an analogue clock displaying the actual time. The outer indicia 12 are actuated in groups to represent the, switching program "on" times. In the programming mode, the time indicated by the inner indicia 14, may be manually selected, whereafter the state of the switch at that time may be selected. The outer indicia 12 are actuated in sets to represent the switching program being entered. <IMAGE>

Description

1 GB 2 149 153A 1
SPECIFICATION
Electronic timeswitch The present invention relates to electronic timeswitches of the type in which a switch is controlled to open and close in accordance with a pre-determined timing program. Timeswitches of this type may be used, for instance, to turn an industrial heating boiler on and off automatically, at preset times.
Electronic timeswitches comprise a clock and control circuitry which repeatedly compares the actual time with the stored times for opening and closing the switch, and, at the preset switching times, changes the state of the switch. A digital display may be provided which normally displays the actual time but which can be used to display the switching times of the stored program in sequence. The display is also used when entering on and off times. Control is effected by way of an array of push buttons associated with the digits 0 to 9, the days of the week,---ON---and---OFF-and so on. Entering or modifying a timing program or displaying the switching times of the program is rather complex and presents considerable difficulty to a user without a high level of technical awareness.
It is an object of the present invention to provide a time-switch having an easily readable display which enables the current program to be seen and facilitates reprogramming by clearly showing the program being entered.
The present invention provides an electronic timeswitch comprising a switch, manually operable input means, control means actuating the switch and storing a switching program, and having a running mode in which the switch is opened and closed at times in accordance with the stored switching program, and a programming mode in which a new switching program may be entered from the input means, and a display having an analogue time display portion controlled by the control means and formed by first and second scales of actuable indicia, wherein, in the running mode the indicia of the scales are actuated to represent actual time on the first scale and the stored switching program on the second scale, and wherein in the programming mode, a time may be manually entered, whereafter the state of the switch at that time may be selected, and the display represents on one of the scales the program being 30 entered.
One embodiment of the apparatus according to the invention will be described, by way of example, with reference to the accompanying drawings. The embodiment comprises an integrated circuit CPU and may operate in a number of configurations according to the operating program used for the CPU. The apparatus will be described initially when controlling four power 35 circuits, in accordance with respective switching programs.
Subsequently, other modes of operation will be discussed. The embodiment described uses a suitably programmed general purpose CPU but the invention could equally well use a special purpose chip such as those currently available for the specific purpose of time-switching a plurality of circuits.
In the drawings:
Figure 1 shows the timeswitch display, Figure 2 is a block diagram of the electronic timeswitch, Figure 3(a) and 3(b) are a circuit diagram showing the timeswitch in more detail and are assembled as shown in Fig. 3, Figure 4 is the circuit diagram of an array of user input switches, and Figure 5 is a flow diagram of the CPU software when the time-switch is in its running mode.
Fig. 1 shows the timeswitch display 10 which is a liquid crystal display and has an analogue time display portion 1 Oa comprising two sets of forty-eight display elements 12, 14 which serve as indicia for inner and outer concentric circular scales. Each display element is a partial circular 50 sector, and the two sets of elements 12, 14 are in register. Since there are 48 elements round each scale, they correspond to 1 /4 hour increments of time.
The display further comprises a digital display portion 16 for displaying the time on the 12hour clock, and AM and PM symbols 18. Seven symbols 20 are actuable to indicate in which day of the week the displayed time falls. The symbol---SET-,22 is actuable to indicate that the 55 timeswitch is in the mode in which the time may be set, and the symbols 24 are actuable when the date, time or day has been selected to be set.
The four power circuits are identified as four -zones- and data relating to one selected zone is displayed; the symbol -ZONE-, 26 is actuated when a new selection of zone may be made.
Four zone annunciators (not shown) indicate to which zone the data displayed relates. The display 10 may be alongside an array of pushbutton switches whose electrical configuration is described below and the annunicators may be four LED's adjacent symbols---1 -, -2-, -3- and -4located above the array of switches.
While the timeswitch is running, the sectors 12 provide an analogue display of the switching program of the zone selected for display and sectors 14 show the current time (to the nearest 65 2 GB2149153A 1 /4 hour). Thus the inner sectors 14 are actuated one at a time to act as the hour hand of an analogue clock to display the actual time (in units of a quarter of an hour). The outer sectors 12 display the switching program, being actuated when the zone will be "on", but not when the zone will be "off". Accordingly, the current state of the zone and the stage reached in the program, are clearly displayed. The digital display 16 and the other elements of the display 5 show the actual time more precisely, the day of the week and whether it is AM of PM. A typical pattern will be an arc of contiguous actuated elements 12 denoting an "ON" period and an arc of non-actuated elements 12 denoting an "OFF" period. Such a pattern and a time of day 3.00 are shown by hatched elements.
During programming, the time indicated by the inner sectors 14 can be manually selected by 10 stepping the hour hand round the display. When an "on" time is entered, the corresponding sector 12 is illuminated, and as the hand is stepped on, successive sectors 12 are actuated, to display the program being entered until an "off" time is selected. Alternative display methods could be used. For instance, the inner sectors 14 could continue to display actual time, while the outer sectors display the selected time by means of a flashing sector and the program being entered, by means of constantly actuated sectors.
A set of switches arranged alongside the display allow the user to perform the following functions:
a) enter a switching program b) set time of day d) set day at week e) review switching program e) cancel a period of the program in which the switch is closed.
The switches have the following effects. A "SET TIME" switch enables the user, by repeated actuation, to select which item of time data displayed on the digital display portion may be 25 changed when setting time of day. The change is effected by operation of a "TIME ADVANCE" switch which steps on the selected item. The item selected for change flashes. In the solar switch (discussed below) the date and latitude can also be changed.
The day to which a switching program being entered relates is set by a "SET DAY" switch.
A "CANCEL" switch may be operable either to cancel the whole switching program, or a 30 current "on" period of the program.
A "PROGRAM" switch sets the timeswitch into or out of its programming mode, in which a new switching program can be entered.
When in the programming mode, the time displayed by the inner sectors 14 may be advanced by actuation of a "MOVE CURSOR" switch. After selection of a time, a "SET ON/OFF- switch is used to select the start or end of an "on" period, as appropriate. Alternatively, the switch "SET ON/OFF- may be operable in the programming mode for selecting the switch state at each indicated time, rather than to select the start and end of "ON" periods. In this way, every 15 minute period is directly controllable, giving a timeswitch with a quarter-hour switching resolution. Preferably, when the switch is to be used in this way, there is 40 no limit to the number of "ON" periods which may be entered for a day.
Conveniently, a "REPEAT" switch allows the user to program the timeswitch on a selected day with the previous day's program. A "SET ZONE" switch allows the zone displayed to be selected. An "OVERRIDE" switch allows the zone being displayed, if on, to be switched off until the next, programmed switching on time, and vice versa.
Alternatively, the switches "TIME ADVANCE" and "MOVE CURSOR" may be replaced with switches "ADVANCE" and "RETARD" which are used when the timeswitch is running, to increment or decrement time quantities, and in the programming mode to move the cursor in either direction.
Referring to Fig. 2, the function of the components of the timeswitch control circuitry will be 50 described. A central processing unit (CPU) 27 provides display data on a data bus BUS1 to two display driver circuits 28 which drive the display 10 by means of buses DBUS 1 and DBUS2., Input means 30 constituted by the switches described above enable the user to control the timeswitch.
The CPU 27 has on-board memory used for storing operating routines. A memory 32 supplements the on-board memory of the CPU and is used for storing switching programs. The memory 32 is connected to the CPU by a two way data and address bus MBUS.
The CPU controls four relays 34. The relays afe operated in accordance with the stored switching program to open and close respective power circuit switches 35 corresponding to zones 1 to 4.
Power is supplied to the CPU and other circuits by a power supply unit 37 supplied from the mains and incorporating a battery to ensure program retention in case of mains supply failure. A signal at mains frequency and phase is provided to the CPU by a circuit 36, and pulls the frequency of an oscillator with a crystal 39 into synchronism with the mains.
A counter within the CPU counts mains cycles, or oscillator cycles, and interrupts the CPU 65 3 GB2149153A 3 when its maximum. count is reached. The CPU then updates its actual time clock and resets the counter, in accordance with conventional techniques for handling real time in a microprocessor. A watchdog circuit 38 which is reset by the CPU in each software cycle, interrupts the CPU if the time since it was fast reset exceeds a predetermined limit, indicating a malfunction in the CPU or in the operation of the software.
Referring now to Figs. 3(a), 3(b) and 4, circuitry of the timeswitch will now be described in more detail.
Referring to Fig. 3(a), mains input terminals L and N are connected to the PSU 37 with a fuse FS1 in the live line. Terminal N is also the system earth V5s = OV. The PSU provides a stabilized but non-backed up voltage V,, = 5V and a further stabilized voltage VDD, = 5V backed up by a 10 battery B1, which is provided with a charging circuit.
The CPU 27 (IC1) is an 80C49 device whose pins are as follows:- Pin No. Name Description
1 TO Test Input 2 and 3 XTAL1,2 External crystal connections 4 RESET System reset 5 SS Single step control 20 6 INT Interrupt request 7 EA External program memory access 8 RD Data memory read control 9 PSEN External program memory read control 25 WR Data memory write control 11 ALE External clock 12-19 DBO-DB7 Bidirectional port VSS Earth 21-24 P20-P23 1/0 port 2 (low bits) 30 PROG Control output 26 VDD + 5v standby for internal RAM 27-34 P10-P17 1/0 partl 35-38 P24-P27 1/0 port 2 (high bits) 39 T1 Event counter input 35 VCC + 5V The description of some pins is rather abbreviated, especially those not used in Fig. 3a. The
80C49 is a member of the 8048 family in which many pins have alternative functions. These 40 devices are well known in the art and their architecture, signals and instruction set are readily available information (e.g. Osborne "An Introduction to Microcomputers", Vol.2).
DBO-DB7 is a true bidirectional data bus and 1/0 port which can also be used as 8 low order address lines. P1 0-P1 7 and P20-P27 are essentially latched output ports. However, a pin at high level can be pulled low to provide data input when the port is read as an input port. 45 The basic pattern of useage of the three ports is as follows. DBO-DB7 are provided with pull up resistors 40 but may be pulled low by the CPU to output data, be pulled low by external signals to input data or be pulled permanently low by links 42 whose function is described below. DBO-DB3 output or receive four data data RDO-RD3 to or from the memory 32 (IC2) and receive signals KDO-KD3 from the switches 30. DB7 provides a signal SDI to the display 50 drivers 28 (IC3 and IC4).
P1 0 to P1 2 provide keyboard scan signals KSCANO-KSCAN2 to the switches 30 and also provide signals CSO-CS1 to the drivers 28. Other signals to these drivers are explained below.
P20-P27 provide eight address bits RAMO-RAM7 to the memory 32 while a ninth bit RAM8 goes to P 15. P20 to P2 3 are furthermore used to output signals TR IACO- 3 for the relays 34 while P24-P27 output signals DLEDO-3 for the four annunciator diodes mentioned above.
Line SDO provides a serial communication port for the CPU, so that, for instance, another computer can communicate with the timeswitch. In an industrial application, the other computer could be a main computer which controls many different functions in a factory, and which needs to be able to determine the status of the timeswitch and, perhaps, to reprogram the timeswitch. 60 Communication through the port takes place during interrupts in the CPU operating program.
MBUS (Fig. 2) comprises RDO-RD3 and RAMO-RAM8 in Figs. 3a and 3b. - The memory 32 (IC2) is a 1024 X 4-bit static CMOS RAM, such as theUPD444, whose pins are as follows:- 4 GB2149153A 4 Pin No. Name Description
1-7 and 5 15-17 A,-A, Address inputs 8 CS Chip select 9 GND Earth RAMW Write enable 11-14 RDO-RD4 Data input/output 10 18 V + 5V This device is well suited for the present application where battery back- up is used to prevent data loss during disruption of the mains supply, because data is retained down to a power 15 supply level of 2V, and if the chip is not selected for a specified length of time, the power requirement is automatically reduced. The circuit 36 for supplying a mains frequency signal to the CPU comprises a potential divider feeding a signal to the event counter input pin 39 of the CPU 27. 20 The watchdog circuit 38 described above comprises a capacitor C3 charged through a resistor 20 Rw from the positive supply V,, . A transistor TR3 has its collector connected to the common terminal of the resistor Rw and the capacitor C3, its emitter connected to V.. and its base connected to pin 32 (P1 5) of the CPU through a coupling capacitor, whereby the CPU may switch on TR3 to discharge C3. This is done once in every normal operating cycle of the CPU software. If a malfunction occurs, and C3 is not discharged within a time set by the values of R, 25 and C3, the voltage across C3 continues to rise, eventually interrupting the CPU through an inverter 42 (IC5) and diode D5 whose anode is connected to the CPU interrupt pin 6.
For simplicity only one annunciator diode circuit, comprising LED l (Fig. 3b), is shown connected to DLEDO and only a single relay circuit is shown, connected to TRIACO. Like circuits are connected to DLED 1 -3 for LED2-4 and are connected to TRIAC 1 -3 for the other three 30 relay circuits. The four zone annunciator diodes LED 'I -LED4 are used to indicate the zone to which the displayed data relates. The CPU output DLEDO drives LED1 through a pair of inverters 46 providing a signal DO.
Bistable relays 34 are used to reduce heat dissipation. Current in the coil of the relay 34 (Fig.
3(b)) and hence the state of the relay are controlled by a thyristor SCR1 fired through two 35 inverter circuits 1C5 by the CPU output TRIACO going low. A voltage dependent resistor VD2 may be connected in parallel with the relay coil, but is not necessary if the relay is of the remanence type.
The triacs are always fired at the zero-crossing point of the mains supply to minimise switching currents. The CPU determines the polarity of the mains supply at the time a triac is to 40 be switched on, and waits until the mains crosses zero, before effecting the switching.
When the CPU is addressing the memory 32 (IC2) on RAMO-RAM8, a logic low level on RAMO would cause spurious triggering of SCR l. To prefent this, the CPU provides a triac holding signal TH at pin 32 when the memory 32 is being addressed. The CPU output TH turns on the transistor TR 1 whereby the control terminal of SCR 1 is constrained to be at a voltage 45 below the breakdown voltage of the diode D 1, since the current which TR l can sink is greater than that which the inverter 1C5 can provide at its output.
BUS1 (Fig. 2), through which the CPU communicates to the two display driver circuits 28 is formed by the lines CLK, BUSY, RESET, CSO, CS1, CM1VID, SCLK and S131 from the CPU. The drivers are gPD7225 LCD driver/controller intergrated circuits described below. Data is sent to 50 the drivers in serial form and each driver 28 incorporates a control unit for directing data flow and decoding high level commands. The drivers are configured by the CPU and drive the display segments to operate in a duplex mode, that is, the driving signal for an actuated segment has a mark-space ratio of 1A. This mode of operation places restrictions on the LCD display operating temperature range, but simplifies the display connections. Each driver 28 can 55 drive 32 display segments. One driver also selects one of two back planes in the display, thereby enabling 128 segments to be used.
The pins of the drivers are as follows:- GB2149153A 5 Pin No. Name Description
1 CLK System clock output 5 2 SYNC Synchronization port for multichip operation, when all SYNC lines are tied together.
3-5 VWM-VWD3 LCD bias voltage supply inputs to LCD voltage controller 10 6 VSS Earth 7, 33 VDD1 + 2.7V-5.5V power supply 8 SCLK Serial clock input 9 SDI Serial data input (active high) from microprocessor 15 CS Chip select 11 BUSY Busy output. Indicates when circuit ready to receive next data byte 12 CMMD/15 Command/data select. Distinguishes input as command or data 20 13 RESET Reset input 14 NC No connection 15-18 COMO-COM3 LCD backplane outputs 19-32 SO-S31 LCD segment outputs 34-51 25 52 CL, System clock input The commands available allow the CPU to set the driver configuration, to enable or disable a segment decoder, to enable and disable the display, and to cause a segment to blink, for 30 instance. The full set of instructions can be found in data sheets from the manufacturer, NEC Electronics U.S.A. Inc.
The CPU controls the LCD drivers through 6 lines, namely chip select (CSO, CS1), command (CMMd/D), serial clock (SCLK), serial data input (SDI) and reset (RESET).
RESET is used to initialise the registers of the drivers 28 and to clear their data memories, 35 and to disable the display.
The processor sends data via SDI. Data is clocked in by the rising edge of SCLK, which is normally high. To simplify the software, the micro is made to do a dummy write to memory, which pulses the RAMW, i.e. SCLK line low, and at the same time, data in the accumulator is output at the BUS port DBO-DB7. Bit 7 (DB7) of the BUS is connected to SDI. Thus only one 40 bit is written to the driver at a time, as required. After each transmission, the accumulator is rotated left once (multiplied by 2), then output to BUS again. In total, this is done 8 times to transmit a data byte (or command byte).
A software routine for the CPU to provide this output to the drivers can be written quite simply, the principle of rotation of data in the accumulator being well known in the microprocessor programming art. Preferably, at each left rotation of the accumulator, the most significant bit is returned to the least significant bit position, so that the original data is returned to the accumulator after eight rotations.
The lines CMMD/b is used to tell the drivers 28 whether the byte being transmitted is data, which is sent directly to a display memory, or a command, from the available set of commands, 50 which causes appropriate action within the driver.
The line CSO and CS1 are used to select the driver for which the transmission is intended.
Although two drivers are described controlling a display with two backplanes, the drivers have the facility to drive four planes. Accordingly, a single driver and a display with four back planes could be used.
A transistor TR2, with its associated circuitry, provides reference voltages to the drivers 28 on the driver inputs VLc,,. VLCD2 and VLCD3 (pins 3, 4 and 5). These reference voltages determine the level of the driving signals applied to the display elements.
The drive characteristics of LCD elements vary with temperature. Accordingly temperature compensation is provided for the reference voltages by the transistor TR2 and a potentiometer 60 POR1. POT1 determines the operating point of the TR2 and hence how much amplification is given to the temperature dependent changes in the base-emitter voltage of TR2, and how the reference voltages change with temperature.
Figs. 3 and 4 indicate how a matrix of switches S 1 to S 12 is used to provide the manually operable input device 30 for entering a new switch program, for instance. Each of the twelve 65 6 GB2149153A 6 switches S 1 -S 12 provides a respective one of the twelve possible connections between one of the lines KDO, KD1, KD2, KD3 and one of the lines KSCANO, KSCAN1, KSCAN2.
The switches provide input to the CPU using a well known keyboard scanning technique.
KSCANO-2 are activated in turn and KDO-3 are sensed to ascertain if any switch is closed. The switches are debounced by software in well known manner. When any switch is detected 5 closed, the appropriate software routine is called.
While the timeswitch is running, the CPU repeatedly performs routines with the following functions:
1. Detect input from user.
2. Decode input commands.
3. Transmit data to LCD drivers 28.
4. Service timer counter interrupts and update CPU internal clock.
5. Fetch program data from memory and compare with present time.
6. Fire triacs if appropriate.
7. Retrigger watchdog circuit.
The clock is updated and triacs are fired once every quarter of an hour only.
Fig. 5 is a flow diagram of software suitable for the CPU when the timeswitch is in its running mode.
When the timeswitch is started, the CPU reads the wired links 42 through the bus DBO-DB7 to determine the timeswitch configuration. The inital values of variables are then set, and any 20 software changes consequent on the configuration are made.
The keyboard is then scanned for the presence of an input which, if present is debounced and decoded. Whether or not data is present, the display is updated.
The CPU then determines whether the state of the switch is to be changed, that is whether the current time is an "ON" or an "OFF" time. If no change of state is required, the CPU reverts to the beginning of the cycle and again scans the keyboard, after retriggering the watchdog. If the status is to be changed, the desired new state is determined and the corresponding triac is fired on the positive or negative mains cycle to turn the relay on or off.
The CPU then retriggers the watchdog and returns to scanning the keyboard.
Interrupts are serviced after the display is updated, and return after the operation of determining whether the switch state is to be changed. At an interrupt, the CPU determines whether the interrupt has come from the timer counter or the serial data port.
Dealing with interrupts from the data port forms no part of the invention and the software for doing so is not shown in the flow diagram. When a timer counter occurs, the timer is stopped, reset to zero and restarted. The stored time values and the display are then updated before 35 returning to the main software routine.
In addition to the mode of operation described above, reprogramming of the CPU allows variants of operations. For instance the switch could be used to control a single zone only.
Another possibility is a switch which is manufactured to control a number of zones, which number can be increased by connecting a module to the original switch. Naturally, it would be 40 necessary to provide means for alerting the CPU to the presence of the module, so that the CPU operating sequence could be suitably changed. The module may contain additional memory, required for controlling the additional zones.
The timeswitch can be used with mains frequencies of 50 Hz or 60Hz as a timebase or with a crystal oscillator, in accordance with principles well known in themselves.
The timeswitch could be operated as a solar timeswitch, in which part of the program is related to the time of sunset or sunrise and therefore varies through the year.
For configuring the CPU, each of the resistor links 42 is connected to the collector of a transistor TR3 whose emitter is connected to Vss and whose base is connected to RESET. The CPU when turned on, reads the diode links by turning TR3 on and reading the inputs DBO-DB7. Thereafter, TR3 is turned off and the BUS can be used as normal.
In configuring the CPU, one of the links 42 determines whether or not the switch is a solar timeswitch. A second Link determines whether the CPU uses the crystal time base only or locks to mains frequency. A third Link determines whether BST changeover is to occur.
In the solar timeswitch, the remaining five links set the latitude of operation. Thirty-two 55 separate latitudes may be selected.
In a non-solar timeswitch a fourth link sets the time-switch to be a Tariff switch and a fifth link sets the number of zones to be used. The remaining threelinks are not used.
The timeswitch has been described with a 12 hour display, but could be arranged to display the whole 24 hour program all the time. The display described would then have a resolution of 60 only half an hour, but clearly the display could be changed, with concomitant changes in software and, if necessary, the number of LCD driver circuits, to provide a 24 hour display with quarter of an hour resolution.

Claims (10)

  1. 7 GB2149153A 7 An electronic timeswitch comprising a switch, manually operable input means, control means actuating the switch and storing a switching program, and having a running mode in which the switch is opened and closed at times in accordance with the stored switching program, and a programming mode in which a new switching program may be entered from the input means, and a display having an analogue time display portion controlled by the control 5 means and formed by first and second scales of actuable indicia, wherein, in the running mode the indicia of the scales are actuated to represent actual time on the first scale and the stored switching program on the second scale and wherein in the programming mode, a time may be manually entered, whereafter the state of the switch at that time may be selected, and the display represents on one of the scales the program being entered.
  2. 2. An electronic timeswitch according to claim 1, wherein the scales of actuable indicia are arranged in inner and outer concentric circles.
  3. 3. An electronic timeswitch according to claim 2 wherein, in the running mode, the indicia of the first scale are sequentially actuated, to represent the hour hand of an analogue clock face.
  4. 4. An electronic timeswitch according to claim 2 or 3, wherein, in the running mode, the indicia of the second scale are actuated in groups, to indicate periods of the stored switching program during which the timeswitch is closed.
  5. 5. An electronic timeswitch according to claim 2, 3 or 4, wherein the first and second scales are the inner and outer scales respectively.
  6. 6. An electronic timeswitch according to claim 2 wherein, in the programming mode, the 20 indicia of one scale are actuated to represent the hour hand of an analogue clock face displaying the manually entered time.
  7. 7. An electronic timeswitch according to claim 2 or 6 wherein, in the programming mode, the indicia of one scale are actuated in groups, to indicate periods of the switching program being entered during which the switch is to be closed.
  8. 8. An electronic timeswitch according to claim 6 and 7, wherein, in the programming mode an hour hand is represented by the inner scale and the periods during which the switch is to be closed are represented on the outer scale.
  9. 9. An electronic timeswitch according to any of the above claims, wherein the display further comprises a digital time display device.
  10. 10. An electronic timeswitch substantially as described above with reference to the accompanying drawings.
    Printed in the United Kingdom for Her Majesty's Stationery Office, Dd 8818935, 1985, 4235. Published at The Patent Office, 25 Southampton Buildings, London, WC2A lAY. from which copies may be obtained.
GB08329586A 1983-11-04 1983-11-04 Electronic timeswitch Expired GB2149153B (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
GB08329586A GB2149153B (en) 1983-11-04 1983-11-04 Electronic timeswitch
NZ209966A NZ209966A (en) 1983-11-04 1984-10-23 Dual display programmable time switch
AU34677/84A AU562894B2 (en) 1983-11-04 1984-10-25 Electronic timeswitch
DE8484307564T DE3484168D1 (en) 1983-11-04 1984-11-02 ELECTRONIC TIMER.
EP84307564A EP0141655B1 (en) 1983-11-04 1984-11-02 Electronic timeswitch
AT84307564T ATE61125T1 (en) 1983-11-04 1984-11-02 ELECTRONIC TIMER.

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB08329586A GB2149153B (en) 1983-11-04 1983-11-04 Electronic timeswitch

Publications (3)

Publication Number Publication Date
GB8329586D0 GB8329586D0 (en) 1983-12-07
GB2149153A true GB2149153A (en) 1985-06-05
GB2149153B GB2149153B (en) 1986-11-12

Family

ID=10551300

Family Applications (1)

Application Number Title Priority Date Filing Date
GB08329586A Expired GB2149153B (en) 1983-11-04 1983-11-04 Electronic timeswitch

Country Status (6)

Country Link
EP (1) EP0141655B1 (en)
AT (1) ATE61125T1 (en)
AU (1) AU562894B2 (en)
DE (1) DE3484168D1 (en)
GB (1) GB2149153B (en)
NZ (1) NZ209966A (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE4107936A1 (en) * 1990-03-14 1991-09-19 Vaillant Joh Gmbh & Co Electronic time switch for setting time switch programmes - has LC image screen and key board used for heating systems with regulator connected to time switch
DE4210874A1 (en) * 1992-04-01 1993-10-07 Legrand Gmbh Electronic timer
DE4446236A1 (en) * 1994-12-23 1996-07-11 Diehl Gmbh & Co Electromechanical stove timer
DE10313759A1 (en) * 2003-03-27 2004-10-21 Legrand Gmbh Digital timer with graphic switching display
DE4126073B4 (en) * 1991-08-07 2005-10-13 Somfy Feinmechanik Und Elektrotechnik Gmbh Motorized motion control of shutters and the like

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB8702830D0 (en) * 1987-02-09 1987-03-18 Turnright Controls Electronic programmers
JP2526938B2 (en) * 1987-11-16 1996-08-21 オムロン株式会社 Programmable time switch
FR2727218A1 (en) * 1994-11-21 1996-05-24 Martin Georges Timepiece with dial showing diurnal variations of telephone charges
IT1276003B1 (en) * 1995-03-02 1997-10-24 Perry Electric Srl ELECTRONIC TIME SWITCH FOR PROGRAMMING THE energizing/de-energizing time intervals of relays and similar
CH690517A5 (en) * 1996-05-22 2000-09-29 Modolo Dino Analogue watch with telephone information includes colored rings indicating specific telephone tariff applicable at times during day
AU1055599A (en) * 1998-11-17 2000-06-05 Joo-Sul Kim Programmable time switch
CN1388922A (en) * 2000-06-27 2003-01-01 皇家菲利浦电子有限公司 Timer and system
US20030007420A1 (en) * 2001-07-05 2003-01-09 Koninklijke Philips Electronics N.V. Dial face of watch graphically represents calendar
GB2379286A (en) * 2001-08-29 2003-03-05 Innomind Internat Ltd Electronic multi-function watch
JP4960697B2 (en) * 2006-12-25 2012-06-27 パナソニックエコソリューションズ電路株式会社 Time switch
TW200925806A (en) * 2007-12-10 2009-06-16 Prodigit Electronics Co Ltd Timer having graphical display of time scale
US8050145B2 (en) 2008-02-26 2011-11-01 Leviton Manufacturing Co., Inc. Wall mounted programmable timer system
USD634276S1 (en) 2009-06-05 2011-03-15 Leviton Manufacturing Co., Inc. Electrical device
US8786137B2 (en) 2009-09-11 2014-07-22 Leviton Manufacturing Co., Inc. Digital wiring device
USD640640S1 (en) 2009-10-28 2011-06-28 Leviton Manufacturing Co., Inc. Electrical device

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2742242A1 (en) * 1977-09-20 1979-03-22 Ernst Ing Grad Roethke Analogue display for electronic watch - using digitally controlled display element groups to indicate hours and minutes hands
DE2841334C2 (en) * 1978-09-21 1984-04-05 Alre Elektro-Mechanik GmbH & Co Gerätebau KG, 1000 Berlin Device for program preselection of switching cycles for electronically controlled room temperature controllers
JPS55164395A (en) * 1979-06-11 1980-12-22 Seikosha Co Ltd Timer
FR2493552A1 (en) * 1980-10-30 1982-05-07 Hitachi Ltd Programmable switching timer - has time display and independently operated display for indicating on periods of programmable controller
DE3310344A1 (en) * 1983-03-22 1984-10-04 Viessmann Werke Kg, 3559 Allendorf DIGITAL TIMER

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE4107936A1 (en) * 1990-03-14 1991-09-19 Vaillant Joh Gmbh & Co Electronic time switch for setting time switch programmes - has LC image screen and key board used for heating systems with regulator connected to time switch
AT394279B (en) * 1990-03-14 1992-02-25 Vaillant Gmbh ELECTRONIC TIMER
DE4126073B4 (en) * 1991-08-07 2005-10-13 Somfy Feinmechanik Und Elektrotechnik Gmbh Motorized motion control of shutters and the like
DE4210874A1 (en) * 1992-04-01 1993-10-07 Legrand Gmbh Electronic timer
DE4446236A1 (en) * 1994-12-23 1996-07-11 Diehl Gmbh & Co Electromechanical stove timer
DE4446236C2 (en) * 1994-12-23 1999-06-17 Diehl Stiftung & Co Electromechanical stove timer
DE10313759A1 (en) * 2003-03-27 2004-10-21 Legrand Gmbh Digital timer with graphic switching display
DE10313759B4 (en) * 2003-03-27 2005-04-21 Legrand Gmbh Digital timer with graphic display

Also Published As

Publication number Publication date
EP0141655A2 (en) 1985-05-15
GB8329586D0 (en) 1983-12-07
EP0141655A3 (en) 1985-07-03
NZ209966A (en) 1987-09-30
EP0141655B1 (en) 1991-02-27
GB2149153B (en) 1986-11-12
DE3484168D1 (en) 1991-04-04
AU3467784A (en) 1985-05-09
ATE61125T1 (en) 1991-03-15
AU562894B2 (en) 1987-06-18

Similar Documents

Publication Publication Date Title
EP0141655B1 (en) Electronic timeswitch
US4606401A (en) Programmable thermostat
US4730941A (en) Temperature range display device for electronic thermostat
US4279012A (en) Programmable appliance controller
KR100310078B1 (en) Additional Information Display Analog Clock
US4293915A (en) Programmable electronic real-time load controller
US4168531A (en) Real-time clock having programmable time initialization and read-out
GB2069153A (en) Multitariff electricity meters
EP0158430A2 (en) Programming controller having automatic contact line solving
US4385841A (en) Digital program control clock
US4695942A (en) Manual switch for altering a parameter in opposite directions based on length of time of switch actuation
US5822711A (en) Autonomous controller for traffic signals
GB2143966A (en) Electronic apparatus for switching at predetermined times
KR100310060B1 (en) Analog clock with mode change signal means
GB2103386A (en) Electronic programmable controller device
EP0254525A2 (en) Programmable time switch
GB2040080A (en) Control apparatus for central heating systems
JPH0463351B2 (en)
EP0629933A1 (en) An auto-sequenced state machine
GB2195475A (en) Electronic programmable logic and timing device
US4896308A (en) Digital clock for giving acoustic time-indicating signals at predetermined moments
JPH09251085A (en) Time switch
JPS581757B2 (en) program timer
KR900006048Y1 (en) Power plug socket controller capable of on-off
Rajaraman A Microprocessor-Based Time Sequence Controller for Process Control Applications

Legal Events

Date Code Title Description
PCNP Patent ceased through non-payment of renewal fee

Effective date: 19991104