GB2063629A - Digital data transmission systems - Google Patents

Digital data transmission systems Download PDF

Info

Publication number
GB2063629A
GB2063629A GB8036603A GB8036603A GB2063629A GB 2063629 A GB2063629 A GB 2063629A GB 8036603 A GB8036603 A GB 8036603A GB 8036603 A GB8036603 A GB 8036603A GB 2063629 A GB2063629 A GB 2063629A
Authority
GB
United Kingdom
Prior art keywords
detectors
threshold
phase
receiver arrangement
digital data
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB8036603A
Other versions
GB2063629B (en
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
General Electric Co PLC
Original Assignee
General Electric Co PLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by General Electric Co PLC filed Critical General Electric Co PLC
Priority to GB8036603A priority Critical patent/GB2063629B/en
Publication of GB2063629A publication Critical patent/GB2063629A/en
Application granted granted Critical
Publication of GB2063629B publication Critical patent/GB2063629B/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/18Phase-modulated carrier systems, i.e. using phase-shift keying
    • H04L27/22Demodulator circuits; Receiver circuits
    • H04L27/227Demodulator circuits; Receiver circuits using coherent demodulation
    • H04L27/2271Demodulator circuits; Receiver circuits using coherent demodulation wherein the carrier recovery circuit uses only the demodulated signals
    • H04L27/2273Demodulator circuits; Receiver circuits using coherent demodulation wherein the carrier recovery circuit uses only the demodulated signals associated with quadrature demodulation, e.g. Costas loop
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L25/03012Arrangements for removing intersymbol interference operating in the time domain
    • H04L25/03019Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Power Engineering (AREA)
  • Digital Transmission Methods That Use Modulated Carrier Waves (AREA)

Abstract

In a receiver arrangement for a quadrature phase-shift digital data transmission system including quadrature phase detectors 2, 3, an adaptive equalising regenerator 8, a phase control signal (11, 12) for the local oscillator, 14 is derived from an output of the regenerator. <IMAGE>

Description

SPECIFICATION Digital data transmission systems The present invention relates to digital data transmission systems.
In particular the invention relates to receiver arrangements for quadrature phase shift transmission systems. The process of phase demodulation requires that a reference oscillation at the carrier frequency be generated in the correct phase relationship with respect to the phases representing the four possible signal states. This process has in the past been performed using a frequency multiplier type phase-locked loop extraction circuit. However, in more recent work aimed at reducing the bandwidth of the channel filters in order to increase spectrum efficiency the frequency multiplier technique has been found unsatisfactory.
According to one aspect of the present invention in a receiver arrangement for a quadrature phase shift digital data transmission system comprising quadrature phase detectors, a local oscillator, and an adaptive equalising regenerator for regenerating digital data signals detected by said phase detectors, there are provided means responsive to elements of cross-talk in said digital data signals to derive a phase control signal for said local oscillator.
Preferably said regenerator includes in respect of each phase detector a plurality of threshold detectors connected to receive digital data signals from the respective phase detector, and said phase control signal is arranged to be derived in dependence upon the outputs of some at least of the threshold detectors associated with each of said phase detectors.
According to another aspect of the present invention in a receiver arrangement for a quadrature phase shift digital data transmission system, an adaptive equalising regenerator for regenerating digital data signals detected by quadrature phase detectors of the receiver comprises, in respect of each phase detector, a plurality of threshold detectors and means selectively to add current or voltage increments to output signals from the respective phase detector before said output signals are applied to said threshold detectors in dependence upon the value or values of one or more preceding digits.
Preferably triangular waveforms are superimposed on reference voltages provided for some at least of said threshold detectors, said triangular waveforms enabling the adjustment of the mean levels of said threshold voltages and of the values of the current or voltage increments added to said output signals from the phase detectors.
A receiver arrangement for a digital data transmission system, the arrangement being in accordance with the present invention, will now be described by way of example with reference to the accompanying drawings, of which: Figure 1 shows part of the receiver arrangement schematically, Figures 2, 3 and 5 show parts of the receiver arrangement in greater detail, and Figure 4 shows voltage waveforms illustrating the operation of part of the receiver arrangement.
Referring first to Fig. 1, the receiver arrangement comprises a receiver head and down changer 1 which is arranged to receive phase-shift modulated radio frequency signals and to apply corresponding intermediate frequency signals to a pair of phase detectors 2 and 3. Local oscillator signals at the intermediate frequency are applied in quadrature to the two detectors from a voltage-controlled oscillator 4, there being for example a ninety degree phase shift circuit 5 in the path from the oscillator 4 to the detector 3.
Output signals from the phase detectors 2 and 3 are applied by way of respective lowpass filters 6 and 7 to a two-symbol crosscoupled adaptive equalising regenerator 8, which provides two streams of regenerated digits on paths 9 and 10 and a phase control voltage for the oscillator 4 by way of a differential amplifier 11 and a low-pass filter 12.
Referring now to Fig. 2, which shows effectively half of the regenerator 8, signals from, say, the phase detector 2 are applied by way of the filter 6 and a buffer amplifier 1 3 to a transmission path 14, which is connected in common to respective inputs of an upper threshold detector 15, a lower threshold detector 16 and a main threshold detector 17.
The signals on the path 14 are not in general of ideal rectangular waveform, and the output decisions of the threshold detectors 15, 1 6 and 1 7 are entered into respective bistable circuits 18, 1 9 and 20 at approximately the midpoints of the received data digit periods under the control of timing signals or clock signals derived from, say, transitions in the signals on the path 14. An output from the bistable circuit 20 is passed to the path 9, while an output from a corresponding bistable circuit (not shown) in the other half of the regenerator 8 is passed to the path 10 (Fig.
1).
Connected to the transmission path 1 4 are four current switches 21 to 24 which are arranged to apply to the line 1 4 currents of respective values dependent upon weighting signals applied to the switches 21 to 24 over paths 25 to 28. The current values are also dependent respectively on outputs from the bistable circuit 20, a further bistable circuit 29 and outputs from corresponding bistable circuits (not shown) in the other half of the regenerator 8. The bistable circuits 20 and 29 effectively store the values of the two digits preceding that present on the path 14 at any given time.
Reference voltages for the threshold detectors 15, 16 and 1 7 are set up in a circuit 30, those for the detectors 1 5 and 1 6 having superimposed on them anti-phase triangular waveforms from a generator 31. These triangular waveforms enable logic circuits (not shown) receiving signals from the threshold circuits 1 5, 1 6 and 1 7, and the corresponding circuits in the other half (not shown) of the regenerator 8, to adapt the mean values of the reference or threshold voltages set up in the circuit 30 to sujt the amplitudes of the signals on the path 14, and also to adapt the values of the weighting signals applied to the current switches 21 to 24.In this way the signal levels on the path 14 and the threshold voltages are arranged to vary so that the received data digits are equalised and regenerated accurately.
Referring to Fig. 3, to derive a measure of a particular contribution to the inter-symbol degradation of each data digit stream, correlations are made between the appropriate delayed digit signal sequences and the degraded signals. In this way the various interference contributions may be separately determined. Positive and negative interferences produce corresponding effects on the digital sequence at the output of say, the detector 15, and the output of this detector is correlated digitally in a circuit 40 with each of the interfering sequences, (for example, with the main signal delayed by one symbol period, from the output of the bistable circuit 20, in which case intersymbol interference from the previous bit is measured).The output of the correlator 40 is converted into a constant amplitude bipolar signal and used via a low-pass filter (not shown) and a high-gain amplifier (not shown) as the weighting signal for a respective one of the switches 21 to 24. The triangular waveform sweep voltage superimposed on the upper and lower decision reference voltages enables, say, the mean levels of the respective bipolar signals to be made proportional to the departure of the degraded signals from the respective threshold voltages, at least over a range of levels determined by the amplitude of the triangular waveform.
Referring now to Fig. 4, when the phase of the local oscillator signals is substantially correct the two data streams are correctly equalised as shown in waveforms 32 and 33, where the dashed lines 34, 35 and 36 represent respectively the upper, main and lower threshold voltages. If the local oscillator phase is incorrect in either sense there is a degree of cross-talk between the data streams such that the waveform 33 say becomes distorted in one or other sense as shown by waveforms 37 and 38.
To derive a phase correcting voltage from these waveforms a logic function L is developed by means of a logic circuit arrangement 39 such that L=(Us. MB+LB. MB + LB M8) (g) MA where the terms MA, M,, UB and LB have the value "1" when the signal values applied to the respective threshold circuits are above the respective main thresholds of the A and B channels and the upper and lower thresholds of the B channel respectively, and the operators ,. , +" and "" are logic "AND, "OR' and "Exclusive OR" respectively.
By inspection it will be seen that the function L has the value "0" continuously for the waveform 37 and the value "1" continuously for the waveform 38.
For lesser phase errors than those represented by the waveforms 37 and 38 the triangular waveforms superimposed on the threshold voltages 34 and 36 have the effect of producing alternating values for L such that the mean value of this function varies progressively between the two extremes over a range of phase errors centred on the correct phase.
Corresponding logic functions L developed in the two halves of the regenerator 8 are applied to the differential amplifier 11 to derive the phase control voltage for the local oscillator 4.
Referring now to Fig. 5, which shows in detail one of the current switches 21 to 24, for example the switch 24, signals representing the value of the digit last received and its inverse are applied from the bistable circuit 20 (Fig. 2) to inputs 41 and 42. By means of these digit value signals one or other of two long-tail pair switching circuits 43 and 44 is arranged to connect a respective path 45 or 46 to the path 14, in dependence upon whether the last received digit was a one or a zero, the other path 45 or 46 then being connected to a 6 volt supply line.
A substantially constant current from a source 47 is split between the two paths 45 and 46 by a long-tail pair differential amplifier circuit 48 in dependence upon the value of the weighting signal applied over the path 28.
By means of this circuit a current can be effectively added or subtracted from the incoming signal on the path 14 in dependence upon whether the last received digit was a one or a zero, the current having any negative or positive value over a range of values in dependence upon the weighting signal on the path 28.Thus, denoting the currents in the paths 45 and 46 as 1, and 12 respectively and the constant current from the source 47 as 10: 11 + 12 10 Writing: Iii (li +12)+T(11 12) it can be seen that: Ii = +10 + +(I - 12) Similarly: l2=1lor1(l1 - 12) Thus there is a constant standing current of Ilo flowing in the path 14 by way of the switching circuits 43 and 44 with (li - 12) being added to this standing current when the signal at input 41 is a zero and being subtracted from this standing current when the signal at input 41 is a one. It can be seen that the current difference (1i - 12) will be dependent upon the weighting signal on the input path 28.
The transistors used in the circuit arrangement shown in Fig. 5 are all N-P-N transistors, resulting in fast switching and ease of integration.

Claims (10)

1. A receiver arrangement for a quadrature phase shift digital data transmission system comprising quadrature phase detectors, a local oscillator, and an adaptive equalising regenerator for regenerating digital data signals detected by said phase detectors, wherein there are provided means responsive to elements of cross-talk in said digital data signals to derive a phase control signal for said local oscillator.
2. A receiver arrangement in accordance with Claim 1 wherein the regenerator includes in respect of each phase detector a plurality of threshold detectors connected to receive digital data signals from the respective phase detector, and said phase control signal is arranged to be derived in dependence upon the outputs of some at least of the threshold detectors associated with each of said phase detectors.
3. A receiver arrangement for a quadrature phase shift digital data transmission system, wherein an adaptive equalising regenerator for regenerating digital data signals detected by quadrature phase detectors of the receiver comprises, in respect of each phase detector, a plurality of threshold detectors and means selectively to add current or voltage increments to output signals from the respective phase detector before said output signals are applied to said threshold detectors in dependence upon the value or values of one or more preceding digits.
4. A receiver arrangement in accordance with Claim 3 wherein triangular-waveform voltages are superimposed on reference voltages provided for some at least of said threshold detectors, said triangular waveforms enabling the adjustment of the mean levels of said threshold voltages and of the values of the current or voltage increments added to said output signals from the phase detectors.
5. A receiver arrangement in accordance with Claim 4 wherein in respect of each phase detector there are provided three threshold detectors, and the respective reference voltages for two of these threshold detectors are derived by comparison of output signals from respective ones of these two threshold detectors with output signals from the third threshold detector.
6. A receiver arrangement in accordance with Claim 5 wherein the reference voltage for the third threshold detector is derived from the reference voltages for said two threshold detectors.
7. A receiver arrangement in accordance with Claim 6 wherein the reference voltages for said two threshold detectors approximate to the upper and lower voltage excursion limits of the signals applied to said threshold detectors and the reference voltage for the third threshold detector is set at a value intermediate these upper and lower limits.
8. A receiver arrangement in accordance with Claim 3 wherein the value of an increment selectively to be added to the output signals from a respective phase detector is derived by correlation of those output signals with earlier received digit values delayed by one or more digit periods.
9. A receiver arrangement in accordance with Claim 3 or Claim 8 wherein the means selectively to add an increment comprises a constant current source, means to divide the current from said source between two paths in proportions dependent upon the value of the increment to be added, and switching means to connect one or other of said paths to the output of the respective phase shifter.
10. A receiver arrangement substantially as hereinbefore described by way of example with reference to the accompanying drawings.
GB8036603A 1979-11-16 1980-11-14 Digital data transmission systems Expired GB2063629B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
GB8036603A GB2063629B (en) 1979-11-16 1980-11-14 Digital data transmission systems

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
GB7939800 1979-11-16
GB8036603A GB2063629B (en) 1979-11-16 1980-11-14 Digital data transmission systems

Publications (2)

Publication Number Publication Date
GB2063629A true GB2063629A (en) 1981-06-03
GB2063629B GB2063629B (en) 1984-03-21

Family

ID=26273583

Family Applications (1)

Application Number Title Priority Date Filing Date
GB8036603A Expired GB2063629B (en) 1979-11-16 1980-11-14 Digital data transmission systems

Country Status (1)

Country Link
GB (1) GB2063629B (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0151281A1 (en) * 1984-02-03 1985-08-14 Licentia Patent-Verwaltungs-GmbH Time-multiplex digital cellular radio system
GB2202715A (en) * 1987-03-24 1988-09-28 Dr Frank Robert Connor Phase shift keying
GB2240674A (en) * 1990-01-26 1991-08-07 Mitsubishi Electric Corp Demodulator for PI/4 shifted QPSK signal

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0151281A1 (en) * 1984-02-03 1985-08-14 Licentia Patent-Verwaltungs-GmbH Time-multiplex digital cellular radio system
GB2202715A (en) * 1987-03-24 1988-09-28 Dr Frank Robert Connor Phase shift keying
GB2202715B (en) * 1987-03-24 1991-03-20 Dr Frank Robert Connor Minimum relative shift keying
GB2240674A (en) * 1990-01-26 1991-08-07 Mitsubishi Electric Corp Demodulator for PI/4 shifted QPSK signal
US5179578A (en) * 1990-01-26 1993-01-12 Mitsubishi Denki Kabushiki Kaisha Coherent demodulator for π/4 shifted QPSK signal
GB2240674B (en) * 1990-01-26 1993-08-11 Mitsubishi Electric Corp Coherent demodulator for pi/4 shifted qpsk signal

Also Published As

Publication number Publication date
GB2063629B (en) 1984-03-21

Similar Documents

Publication Publication Date Title
US4347616A (en) Digital multi-level multi-phase modulation communication system
US5789988A (en) Clock recovery circuit for QAM demodulator
US4912726A (en) Decision timing control circuit
US3959726A (en) Pilot signal transmission system
JPH08317005A (en) Phase modulated signal demodulation system
CA1192615A (en) Carrier recovery circuit
KR900002330B1 (en) Radio receiver
JPH0687540B2 (en) Demodulator
US5511091A (en) Clock synchronization control check system
EP0118119A2 (en) Timing synchronizing circuit
GB2036512A (en) Receivers for single side-band reduced carrier amplitude-modulation data transmission systems
US4466109A (en) Carrier recovery arrangement for sixteen-state amplitude and phase modulation and receiving system for digital data, comprising such an arrangement
US4383324A (en) Digital data transmission systems
EP0484914B1 (en) Demodulator and method for demodulating digital signals modulated by a minimum shift keying
GB2063629A (en) Digital data transmission systems
GB2188517A (en) Spread-spectrum receivers
GB2070378A (en) Data transmission
GB2087694A (en) Electric circuit arrangement for digital data transmission systems
JPH06232930A (en) Clock recovery circuit
JPH0761089B2 (en) Error signal correlation detection circuit
JPH09214461A (en) Cross polarization transmitter-receiver for digital multiplex radio
EP0534180B1 (en) MSK signal demodulating circuit
JPH03254523A (en) Automatic drift controller
Hagiwara et al. PCM-FDM: system capability and performance improvement on waveform equalization and synchronization
JPH01200750A (en) Digital radio communication equipment

Legal Events

Date Code Title Description
732 Registration of transactions, instruments or events in the register (sect. 32/1977)
PCNP Patent ceased through non-payment of renewal fee

Effective date: 19951114