GB2054992A - Attenuator employing a digital- to-analog converter - Google Patents

Attenuator employing a digital- to-analog converter Download PDF

Info

Publication number
GB2054992A
GB2054992A GB8017569A GB8017569A GB2054992A GB 2054992 A GB2054992 A GB 2054992A GB 8017569 A GB8017569 A GB 8017569A GB 8017569 A GB8017569 A GB 8017569A GB 2054992 A GB2054992 A GB 2054992A
Authority
GB
United Kingdom
Prior art keywords
signal
digital
control
bit
attenuation
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB8017569A
Other versions
GB2054992B (en
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Analog Devices Inc
Original Assignee
Analog Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Analog Devices Inc filed Critical Analog Devices Inc
Publication of GB2054992A publication Critical patent/GB2054992A/en
Application granted granted Critical
Publication of GB2054992B publication Critical patent/GB2054992B/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G3/00Gain control in amplifiers or frequency changers
    • H03G3/001Digital control of analog signals
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/66Digital/analogue converters
    • H03M1/74Simultaneous conversion
    • H03M1/78Simultaneous conversion using ladder network
    • H03M1/785Simultaneous conversion using ladder network using resistors, i.e. R-2R ladders

Landscapes

  • Analogue/Digital Conversion (AREA)
  • Control Of Amplification And Gain Control (AREA)
  • Networks Using Active Elements (AREA)

Abstract

An attenuator employing a digital-to-analog converter 10 has the switching of n successive stages of a bit weighting resistor network controlled by a first control signal 40 and the particular group of n successive stages from the total number N of the stages are selected by a second control signal 44. The attenuator comprises a 17-bit multiplying-type D/A converter 10 having an R/2R ladder network to set the bit weights, and controlled by a 6- bit remotely-generated command signal to vary the attenuation in steps of 1.5 dB through a range of 88 dB. The 1.5 dB steps are controlled by a 4-bit code signal responsive to two bits of the command signal. The 4-bit code signal is directed to four successive bit input terminals connected to digital lines 14 of the converter. Which four D/A converter input terminals are selected is controlled by a shifting matrix 50 which shifts the four bits along the D/A converter input terminals to a position determined by the other four bits of the command signal. <IMAGE>

Description

SPECIFICATION Improved signal-controllable attenuator employing a digital-to-analog converter This invention relates to controllable-attenuation devices such as may be used to control the volume level of an audio signal. More particularly, this invention relates to variable-attenuation apparatus utilizing a digital-to-analog converter.
Variable attenuation devices have been used for many years in numerous applications. One common application is in the field of sound reproduction where it is desired to adjust the sound level to provide for preferred listening conditions. Such an adjustment can easily be effected by the use of a conventional potentiometer, as in the usual volume control. More recently, however, it has been desired to make such adjustments from a remote location, as by means of an electrical signal, and this result cannot be achieved economically by conventional volume-control apparatus.
It has been suggested that a digital-to-analog converter may be employed to adjust the level of an audio signal. Such a proposal is set forth in the article "Get Wide-Range Digitally Controlled Attenuation with a Companding D/A" by Walter Jung and Will Ritmanich, appearing in Electronic Design 23, for November 8, 1978. That proposal however suffers from important disadvantages, particularly in requiring a relatively complex and therefore costly circuit arrangement.
It is an object of the present invention to provide improved signal-controllable attenuation apparatus. It is a further object of the invention to provide such apparatus which is capable of being designed to superior performance specifications, and of being manufactured relatively economically.
From one aspect, the invention provides a digital-to-analog converter for providing an attenuation factor varying in accordance with a non-linear function, comprising: a resistor network circuit having input and output terminals; said resistor network circuit comprising a number N of successive stages of progressively differing attenuation values and each arranged to be connected into or out of the circuit to control the total attenuation between input and output terminals; switch means for each of said network stages, respectively, to provide for connecting the corresponding stage into or out of said resistor network circuit; an array of N successive switch control terminals for said switch means respectively with each terminal arranged to receive a corresponding switch-control logic signal for operating the corresponding switch means;; means to receive a digital attentuation-controlling input signal comprising first and second groups of digital signals; control-signal-generating means responsive to said first group of digital signals and operable to develop a corresponding set of logic signals for defining an n-bit code where n is smaller than N; and shift-position-controlling means responsive to said second group of digital signals for directing to an n-numbered sequential set of said switch-control terminals the respective individual binary signals of an n-bit code signal as defined by said set of logic signals, said n-numbered sequential set of switchcontrol terminals being selected from the total array of N successive switch-control terminals in accordance with said second group of digital numbers, said n-bit code signal, in operation, being applied to said n-numbered set of switch-control terminals and controlling the on/off status of the corresponding n-numbered set of successive switch means to produce the level of attenuation commanded by said digital input signal.
From another aspect, the invention provides a method of attenuating an electrical signal comprising the steps of: applying said electric signal to the analog input of a multiplying-digital-to-analog converter having a bit-weighting resistor network with N separate stages which are switch-controllable to be inserted into or out of the circuit between said input and the output thereof; controlling the switching of n successive stages of said resistor network in accordance with a first control signal; and selecting said n successive stages from the total number N stages in accordance with a second control signal.
In a preferred embodiment of the invention to be described hereinafter in detail, a signal-controlled attenuator is provided utilizing a multiplying digital-to-analog converter of the type having an R/2R ladder network. In such a network, the attenuation provided by any one stage differs from the attenuation of any adjacent stage by 6 dB (actually 6.0206 dB); that is, the shunt currents are in a ratio of 2 :1 in successive legs of the ladder. Thus by turning on one stage at a time, in sequential progression, the attenuation presented by the ladder circuit can be varied in 6 dB steps.
Steps of 6 dB do not provide a sufficiently fine resolution for many applications, including that of attenuating an audio signal. To solve this problem, the digital-to-analog attenuator to be described herein includes means for controlling a set of successive ladder stages of sufficient number to obtain the required resolution. In the present embodiment, the nominal design resolution is 1.5 dB per step. For that purpose, four successive stages are controlled by a 4-bit code signal having four different codes providing a variability of 0, 1.5, 3.0 and 4.5 dB. The next step to 6.0 dB is obtained by shifting the 4-bit code signal by one position (towards greater attenuation) to the next successive group of four ladder stages, and returning the 4-bit code to the original 0 dB code setting.Since the ladder network provides 6 dB per stage, a shift by one ladder position adds another 6 dB to whatever attenuation is developed by the 4-bit code. Thus, by returning the code to the 0 dB setting, the one-position shift will result in the desired net attenuation of 6 dB, as the next step beyond 4.5 dB.
Further steps in the progression are developed in comparable fashion, based on this principle. A practical device constructed in accordance with this invention, and employing a 1 7-bit digital-to-analog converter, provided a total attenuation range of 88.5 dB, in steps of 1.5 dB.
In order that the invention may be more readily understood, reference will now be made to the accompanying drawings, in which: FIGURE 1 is a block diagram of one embodiment of the invention; and FIGURES 2A and 2B together present a detailed schematic Referring now to Figure 1, the apparatus shown in block outline comprises a conventional multistage multiplying digital-to-analog converter 10 (also called a "DAC") of the type utilizing an R/2R ladder network for setting the bit weights in binary progression. The input voltage to be attenuated is applied to the reference voltage terminal 12 of the DAC, and the digital input signal for controlling the attenuation is supplied by a set of digital lines 14 connected to respective switch control terminals 1 6.
In the present embodiment, the DAC 10 has a 17-bit resolution, so there is a total of 1 7 digital lines 14.
A current output signal is developed from the DAC output terminal 1 8 in accordance with the logic pattern (i.e. zero's and one's) of the applied digital signal on the digital lines 14. This output current is directed to an operational amplifier 20 having a feedback resistor Rf to produce a corresponding output voltage on the amplifier output terminal 22.
The remainder of the Figure 1 circuitry comprises control apparatus, generally indicated at 30, for determining which of the digital input lines 14 for the DAC 10 will be activated in response to a 6-bit command signal applied to a set of six input terminals 32. Typically this command signal is developed remotely from the attenuator equipment. The 6-bit digital command signal comprises two separate signal groups having different functions. The first signal group 34 comprises the two least-significant bits (0, 1) of the 6-bit signal, and the second signal group 36 comprises the remaining four bits (Nos. 2-5).
The first signal group 34 of the 6-bit command signal is directed to the input of a code-developing circuit comprising (in the Figure 1 arrangement) a known read-only-memory device (ROM) 38 arranged to produce on its output lines 40 a 4-bit code corresponding to the particular state of the two bits of the applied signal group 34. The second signal 36 is directed to a conventional 4/1 6 line decoder 42 which activates one of its sixteen output lines 44 in accordance with the four-bit signal group 36.
The code lines 40 and the decoder output lines 44 are connected to and jointly control a shifting matrix generally indicated at 50. This device (details are shown in Figure 2A) serves in known fashion to transfer the 4-bit code on the four lines 40 to four corresponding successive lines of the digital lines 14 for the DAC 10. Which set of four lines 14 is selected by the shifting matrix is determined by which of the decoder lines 44 is activated.
For example, if the left-most line 44a is activated, the 4-bit code from the ROM 38 is transferred to the four left-most digital lines 1 4a, 1 4b, 1 4c, 1 4d. If the next decoder line 44b is activated, the 4-bit code from the ROM is shifted to the right one step, and thus is applied to the next set of successive digital lines 1 4b, 1 4c, 1 4d, 1 4e. Accordingly, the 4-bit code signal is in effect directed through a four-bit "window" opening on the 17 switch control terminals 1 6 of the DAC, with the window being positioned along the array of control terminals in conformance with the state of the 4-bit signal group 36.
In a simplified version of the attenuator of the present invention, the ROM 38 is replaced by a buffer/inverter circuit 60 (see Figures 2A, 2B) responsive to the two bits of the command signal 34. The outer code line 40a, 40d are maintained at ground potential for all codes. As shown in Figure 2A, the four code lines are connected to respective sets of FET transmission gates 62, 64, 68 which are activatable in groups of four by any of the sixteen decoder output lines 44a, 44b, etc. Each group of four gates, in turn, connects to four corresponding lines of the DAC digital lines 14 to supply the 4-bit code thereto when activated by the corresponding decoder lines 44a, etc.
In the particular arrangement disclosed herein, the four different 4-bit codes for controlling the inputs of the gates 62-68 were selected as follows: Step Code Attenuation (dB) 1. 1111 0 2. 1101 1.5 3. 1011 3.0 4. 1001 4.5 If the first code (1111) is directed to the left-most set of four digital lines 1 4a, 1 4b, 1 4c, 1 4d, the first four DAC switches 70a. 70b, 70c, 70d are closed.Thus, current flows from the input terminal 12 of the DAC, through the shunt elements 72a, 72b, 72c and 72d of the R/2R ladder 74, and out to the output terminal 1 8. Assuming an input voltage of 1 2 volts, and shunt resistors of 24K (with series resistors of 12K), the current through the first stage of the ladder will be 0.5 ma, and the currents through the three following successive stages will be 0.25, 0.125 and 0.0625 ma, in conformance with standard binary weighting. Thus the total output current will be 0.9375 ma. This current is directed to the operational amplifier 20 which, with a 12.8K feedback resistor Rf, will produce an output of 1 2 volts, corresponding to 0 dB attenuation.
The four 4-bit codes on the code lines 40 are designed to provide nominal attenuation steps of 1.5 dB. The fourth step in the cycle of these codes will produce a nominal attenuation of 4.5 dB. For the next step to 6 dB, the 4-bit code is returned to its original zero state (1111), and the complete set of code signals is shifted one position to the right, to close the switches for the next set of corresponding ladder switches 70b, 70c, 70d, 70e.
TABLE 1 Nominal Shift Actual Error from attenuation 4-Bit position of Ladder out- Output attenuation nominal att.
(dB) code 4-bit code put current Vo/Vin (dB) (dB) 0 1111 left .9375 1.00 0 0 1.5 1101 left .8125 0.866 1.243 .257 3.0 1011 left .6875 0.733 2.694 .306 4.5 1001 left .5625 0.60 4.437 .063 6.0 1111 1-right .46875 0.5 6.021 .021 7.5 1101 1-right .40625 0.433 7.264 .236 9.0 1011 1-right .34375 0.367 8.716 .284 10.5 1001 1-right .28125 0.300 10.458 0.42 12.0 1111 2-right .23437 0.240 12.041 .041 etc.
For illustrative purposes, Table I sets forth the currents and output levels in detail for-the first eight attenuation steps. It will be evident from these data that the attenuation steps are not precisely 1.5 dB each; however, as a practical matter attenuation of audio signals does not require high precision. If greater precision is needed, e.g. in other applications, additional resolution can be provided by the use of code signals with a greater range of variability, and/or by using a larger code signal (e.g. 5, 6 or 7 bits) for controlling more stages of the DAC with each set of code signals.An exemplary 5-bit code arrangement, adapted to be supplied by the ROM 38, is set forth below: Step Code Attenuation (dB) 1. 11011 0 2. 10111 1.5 3. 10011 3.0 4. 10000 4.5 Further now with respect to the detailed circuit shown in Figures 2A and 2B, it will be seen from the diagram that the preferred embodiment is implemented using known CMOS technology. Thus the digital signal on any of the lines 44a, etc., is connected to one each of four pairs of series-connected devices 80a, 82a; 80b, 82b; etc., the common terminal between which develops a logic signal (zero or one) for the corresponding bit of the DAC 10.This logic signal is directed by the respective digital line 1 4a, 1 4b, etc., to a sequence of buffer/inverters 84a, 84b, etc., which in turn differentially drive the respective N-channel output switches 70a, 70b, etc. When the code bit on any of the code lines 40 is a "1", the corresponding switch 70 is conditioned to steer the bit current to the output terminal 1 8.
The line decoder 42 can be entirely of conventional design, utilizing known logic gate arrangements as shown in the circuit diagram. The disclosed apparatus further includes ancillary control devices in the form of circuitry generally indicated at 90 serving as loudness control switching for an audio application as described above, but such circuitry forms no part of the present invention.
Still other features can of course be provided to suit particular applications. For example, the command signal can be generated locally by an up/down counter device operable by clock pulses controlled from a remote location. Thus, the remote signal need provide only for "up" or "down" signals.
The state of the command signal at any time can if desired be read out, for display or otherwise.
Accordingly, although a specific preferred embodiment of the invention has been set forth in detail, it is to be understood that this is for the purpose of illustrating the principles of the invention, and that various modifications may be made without departing from the scope of the invention as defined in the accompanying claims.

Claims (10)

1. A digital-to-analog converter for providing an attenuation factor varying in accordance with a non-linearfunction, comprising: a resistor network circuit having input and output terminals; said resistor network circuit comprising a number N of successive stages of progressively differing attenuation values and each arranged to be connected into or out of the circuit to control the total attenuation between said input and output terminals; switch means for each of said network stages, respectively, to provide for connecting the corresponding stage into or out of said resistor network circuit; an array of N successive switch control terminals for said switch means respectively with each terminal arranged to receive a corresponding switch-control logic signal for operating the corresponding switch means;; means to receive a digital attenuation-controlling input signal comprising first and second groups of digital signals; control-signal-generating means responsive to said first group of digital signals and operable to develop a corresponding set of logic signals for defining an n-bit code where n is smaller than N; and shift-position-controlling means responsive to said second group of digital signals for directing to an n-numbered sequential set of said switch-control terminals the respective individual binary signals of an n-bit code signal as defined by said set of logic signals, said n-numbered sequential set of switchcontrol terminals being selected from the total array of N successive switch-control terminals in accordance with said second group of digital numbers, said n-bit code signal, in operation, being applied to said n-numbered set of switch-control terminals and controlling the on/off status of the corresponding n-numbered set of successive switch means to produce the level of attenuation commanded by said digital input signal.
2. Apparatus as claimed in Claim 1 , wherein said resistor network comprises an R/2R ladder network with series and shunt elements providing a logarithmic variation of attenuation factor.
3. Apparatus as claimed in Claim 2, wherein said switch means are arranged in series with shunt elements of said ladder network, to divert the shunt current either to the ladder output terminal or to a ground terminal.
4. Apparatus as claimed in Claim 3, wherein all of the switch means are held open except for said n-numbered set of successive switch means being controlled by said n-bit code signal.
5. Apparatus as claimed in Claim 4, including an operational amplifier having its input connected to said network output terminal; and a feedback resistor for said amplifier and having a resistance value producing an output corresponding to zero attenuation when the n-bit code closes all n switch means of the set beginning with the highest order stage.
6. The method of attenuating an electrical signal comprising the steps of: applying said electric signal to the analog input of a multiplying-digital-to-analog converter having a bit-weighting resistor network with N separate stages which are switch-controllable to be inserted into or out of the circuit between said input and the output thereof; controlling the switching of n successive stages of said resistor network in accordance with a first control signal; and selecting said n successive stages from the total number N stages in accordance with a second control signal.
7. The method of Claim 6, wherein said first and second control signals form parts of a digital command signal.
8. The method of Claim 7, wherein said first and second control signals are used to jointly control a shifting matrix to shift an n-bit code signal along the array of converter digital input terminals to a shift position determined by said second control signal.
9. A digital-to-analog converter substantially as hereinbefore described with reference to the accompanying drawings.
10. The methods of attenuating electrical signals substantially as hereinbefore described.
GB8017569A 1979-05-29 1980-05-29 Attenuator employing a digital-to analog converter Expired GB2054992B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US4317479A 1979-05-29 1979-05-29

Publications (2)

Publication Number Publication Date
GB2054992A true GB2054992A (en) 1981-02-18
GB2054992B GB2054992B (en) 1983-06-22

Family

ID=21925869

Family Applications (1)

Application Number Title Priority Date Filing Date
GB8017569A Expired GB2054992B (en) 1979-05-29 1980-05-29 Attenuator employing a digital-to analog converter

Country Status (6)

Country Link
JP (1) JPS55162615A (en)
CA (1) CA1142445A (en)
DE (1) DE3019964A1 (en)
FR (1) FR2458178B1 (en)
GB (1) GB2054992B (en)
NL (1) NL8003027A (en)

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS589426A (en) * 1981-07-10 1983-01-19 Sony Corp Analog-to-digital converter
AU557017B2 (en) * 1981-07-21 1986-12-04 Sony Corporation Analog-to-digital converter
JPS6094513A (en) * 1983-10-28 1985-05-27 Victor Co Of Japan Ltd Sound volume adjusting device
IT1215237B (en) * 1985-02-20 1990-01-31 Ates Componenti Elettron LOW NOISE ATTENUATOR AND HIGH THERMAL STABILITY, OF AN INTEGRABLE TYPE
JPS61240716A (en) * 1985-04-17 1986-10-27 Mitsubishi Electric Corp Digital-analog converter
GB9004148D0 (en) * 1990-02-23 1990-04-18 Questech Ltd Signal processing apparatus
JP6753665B2 (en) * 2015-12-03 2020-09-09 ラピスセミコンダクタ株式会社 Gain control circuit and gain control method
CN114035469B (en) * 2021-11-08 2024-04-12 中电科思仪科技股份有限公司 General control system and method for program-controlled attenuator

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
AT251319B (en) * 1965-01-20 1966-12-27 Ibm Oesterreich Internationale Analog-digital or digital-analog converter
GB1158453A (en) * 1967-03-01 1969-07-16 Marconi Co Ltd Improvements in or relating to Pulse Code Modulation Encoders and Decoders
FR2155877B1 (en) * 1971-10-13 1974-05-31 Anvar

Also Published As

Publication number Publication date
CA1142445A (en) 1983-03-08
GB2054992B (en) 1983-06-22
JPS55162615A (en) 1980-12-18
NL8003027A (en) 1980-12-02
FR2458178B1 (en) 1988-01-29
DE3019964A1 (en) 1980-12-11
FR2458178A1 (en) 1980-12-26

Similar Documents

Publication Publication Date Title
US4521764A (en) Signal-controllable attenuator employing a digital-to-analog converter
US5243347A (en) Monotonic current/resistor digital-to-analog converter and method of operation
JP5062751B2 (en) Trim DAC circuit, digital-analog converter, method for improving linearity of output of digital-analog converter, method for adjusting electronic circuit, electronic circuit
US6307490B1 (en) Digital to analog converter trim apparatus and method
EP0743759B1 (en) Digital-to-analog converter (DAC) and method that produce an approximately piecewise linear analog waveform
US4468607A (en) Ladder-type signal attenuator
EP0102609B1 (en) Digital-analog converter
JPH05327376A (en) Digital control variable gain circuit
US5283580A (en) Current/resistor digital-to-analog converter having enhanced integral linearity and method of operation
EP0264921A2 (en) A digital to analog converter
US20020145552A1 (en) Digital to analogue converter
JPH07249951A (en) Resistor network circuit device and variable gain device using the same
US4430609A (en) Signal transfer device having a transfer characteristic which is adjustable in steps
EP0325378B1 (en) Digital-to-analog converter
GB2054992A (en) Attenuator employing a digital- to-analog converter
US4896157A (en) Digital to analog converter having single resistive string with shiftable voltage thereacross
US20100327998A1 (en) Thermometer Coded Attenuator
US4363024A (en) Digital-to-analog converter providing multiplicative and linear functions
US5748128A (en) Reduced current quadratic digital/analog converter with improved settling-time
US5703524A (en) Piece-wise linear approximation of a dB linear programmable gain amplifier
US4591826A (en) Gray code DAC ladder
US4727355A (en) Digital-to-analog converter
WO1996035264A1 (en) Rail-to-rail dac drive circuit
JPH07254830A (en) Electronic volume control circuit
US6833802B1 (en) Controllable electrical resistor

Legal Events

Date Code Title Description
PCNP Patent ceased through non-payment of renewal fee