GB2044568A - Construction of delay network - Google Patents

Construction of delay network Download PDF

Info

Publication number
GB2044568A
GB2044568A GB7908794A GB7908794A GB2044568A GB 2044568 A GB2044568 A GB 2044568A GB 7908794 A GB7908794 A GB 7908794A GB 7908794 A GB7908794 A GB 7908794A GB 2044568 A GB2044568 A GB 2044568A
Authority
GB
United Kingdom
Prior art keywords
film
coils
delay line
coil
high permeability
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB7908794A
Other versions
GB2044568B (en
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hull Corp
Original Assignee
Hull Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hull Corp filed Critical Hull Corp
Priority to GB7908794A priority Critical patent/GB2044568B/en
Publication of GB2044568A publication Critical patent/GB2044568A/en
Application granted granted Critical
Publication of GB2044568B publication Critical patent/GB2044568B/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H7/00Multiple-port networks comprising only passive electrical elements as network components
    • H03H7/30Time-delay networks
    • H03H7/34Time-delay networks with lumped and distributed reactance

Landscapes

  • Coils Or Transformers For Communication (AREA)
  • Filters And Equalizers (AREA)

Abstract

A microminiature electrical delay line utilizes an m-derived filter formed by depositing a film 12 of permalloy or other high permeability metal on a quartz or other dielectric substrate 10, then depositing a layer 14 of quartz or other dielectric over the permalloy film, after which a plurality of microminiature thin film inductance coils 8 are deposited on the dielectric layer and joined together electrically in series, a top layer 70 of quartz or other dielectric then is deposited over the interconnected coils and a strip 72 of permalloy or other high permeability metal is deposited over the top dielectric layer to extend across the coils, a gap 74 being provided in the strip of permalloy at the central axis of each coil. Each coil comprises a plurality of coaxial turns 20 separated by dielectric films 22, and is formed by successive steps of vapour deposition. <IMAGE>

Description

SPECIFICATION Microminiature electrical delay line utilizing thin film inductor array with magnetic enhancement and coupling This invention relates to electrical delay lines, and more particularly to a delay line in microminiature form suitable for hybrid circuit applications.
There are available in the market place many electrical delay lines in the form of standard dual-in-line integrated circuit packages. However, there is not available a delay line in chip form suitable for hybrid circuit applications.
In its basic concept, this invention provides an electrical delay line in which at least one pair of series-connected, microminiature, inductance coils is interposed between films of dielectric material which, in turn, are interposed between films of permalloy or other high permeability metal, one of the latter films forming a strip which extends across the inductance coils and is interrupted at each coil to form a gap at the central axis of each coil.
It is by virture of the foregoing basic concept that the principal objective of this invention is achieved; namely, to provide a microminiature electrical delay line suitable for hybrid circuit applications.
Another objective of this invention is the provision of a delay line of the class described which is of simplified construction for economical manufacture.
The foregoing and other objects and advantages of this invention will appear from the following detailed description, taken in connection with the accompanying drawing of a preferred embodiment.
Figure 1 is a fragmentary plan view, on an enlarged scale, of an electrical delay line embodying the features of this invention.
Figure 2 is a fragmentary sectional view taken on the line 2-2 in Fig. 1.
Figure 3 is a sectional view showing on an enlarged scale a preferred construction of an inductance coil forming a part of the delay line.
Figure 4 is a plan view of a delay line in chip form, embodying the features of this invention.
Figure 5 is a schematic diagram of an interminate number of sections of an m-derived filter utilized for the delay line of this invention.
Figures 6-15 are plan views showing, in diagrammatic form, the preferred sequential steps in the formation of the inductance coil shown in Fig. 3.
As illustrated in Fig. 5, the delay line of this invention utilizes an m-derived filter a section of which includes a pair of series-connected inductance coils 8 (Figs. 1-4) each providing an inductance L, and having mutual inductance M between them, and a shunting capacitance C,.
The delay line may include any number of such sections as desired, limited only by the attenuation or loss that can be tolerated.
In accordance with this invention, the delay line is constructed and supported upon a substrate 10 of quartz, glass or other dielectric material, preferably suitable for the thin film deposition of the delay line components as described hereinafter. For pusposes of this invention, thin film deposition is understood to include depositions by printed circuit techniques as well as vapor deposition techniques. Preferred among these is the vapor deposition method described in U.S. Letters Patent No. 3,785,046. By this technique the various films are applied by means of masks which delineate the shapes of areas upon which the vapors depositions of conductive metal and dielectric material are to be made.
As illustrated, a film 1 2 of permalloy, mu-metal, or other suitable high permeability metal, is deposited upon and bonded integrally to one entire surface of the substrate 1 0. This film serves as a return path of the magnetic circuit and also as the ground plane for the delay line capacitances. A suitable thickness for this film is approximately 5,000 Angstroms.
Deposited upon and bonded integrally to the entire area of film 1 2 of high permeability metal is a film 1 4 of silicon oxide, silicon nitrite, quartz, or other suitable dielectric material. As discussed hereinafter, the thickness of this film may be varied.
Next, a pair of electrically conductive terminals 1 6 and 1 8 are deposited upon the dielectric film 14, adjacent one side of the substrate, for use in connecting the delay line to associated hybrid circuits. If desired, these terminals may be extended to the back side of the substrate 10 to accommodate the mounting of hybrid circuitry on said back side. The high permeability metal ground plane 1 2 serves effectively to isolate the hybrid circuitry from the delay line.
Next, at least one pair of microminiature inductance coils 8 is mounted upon and bonded integrally to the dielectric layer 1 4. As illustrated in Fig. 4, ten such inductace coils are spaced apart on the substrate in two rows.
In Fig. 3, each coil is shown to include a plurality of superimposed coaxial turns 20 of electrically conductive metal film with adjacent turns isolated electrically from each other by an interposed film 22 of dielectric material. The innermost and outermost turns are extended laterally in opposite directions to provide end terminals 24 and 26.
All of the inductance coils 8 forming the delay line, ten of them as exemplified in Fig. 4, are formed simultaneously, but spaced apart in the desired pattern, by appropriately constructed masks. Figs. 6-1 5 illustrate diagrammatically the sequential steps utilized in the formation of the inductance coil illustrated in Fig. 3. Thus, a first mask is utilized to provide the vapor deposition of the initial electrically conductive coil turn segment 30. In the illustrated embodiment, this segment includes the laterally projecting end terminal 24 a portion of which overlies a portion of one of the end terminals 1 6 and 18, for example terminal 1 8.
Next, by appropriate masking, a film of quartz or other suitable dielectric material 32 is vapor deposited over an intermediate portion of the segment 30 (Fig. 6), leaving a leading end portion of the segment exposed for conductive connection of a trailing end portion of the next conductive turn segment 34 (Fig. 7). This latter segment overlies the dielectric film 32.
Next, a second deposition of dielectric film 36 (Fig. 8) is applied over the trailing portion of the conductive segment 34. The mask providing this deposition is substantially identical to the mask providing the first dielectric deposition 32, with the pattern rotated 180 so as to expose the leading end portion of the underlying conductive segment 34 for conductive connection to the trailing end portion of the next succeeding conductive segment 38. The shape of this latter segment is substantially identical to the shape of the next preceding conductive segment 34, but rotated 180 , as will be apparent.
Subsequent dielectric films 40, 44, 48, 52, 56, 60 and 64 and conductive segments 42, 46, 50, 54, 58 and 62 are deposited alternately (Fig. 9-14), utilizing the masks which provided the depositions of the dielectric films and conductive film segments described hereinbefore, to complete the desired number of turns for each inductance coil 8. In the embodiment illustrated in Figs. 6-15, the sequence provides for the deposition of four and onehalf turns of conductive metal, with each turn separated electrically from each other by an interposed film of dielectric material.
The coil is completed with the addition of the final conductive turn segment 66 and integrated end terminal 26 opposite the starting end terminal 24. As indicated in Fig. 15, this is achieved by utilizing a mask having an aperture shaped like that of the mask which provided the first turn segment 30 and connected end terminal 24, but rotated 180 .
It will be understood, of course, that in the production of the delay line illustrated in Fig. 4, wherein ten spaced inductance coils are provided, the masks referred to in describing the sequence illustrated in Figs. 6-15, contain shaped openings necessary for the simultaneous depositions required for the production of the ten inductance coils.
The end terminal 26 on the final inductance coil 8, opposite the initial coil, is deposited in overlapping, conductive engagement with the second of the pair of terminals 1 6 and 18, for example terminal 16, initially deposited on the dielectric film 14, as will be understood.
The confronting end terminals 24, 26 of adjacent coils 8 are interconnected electrically by means of a link 68 of electrically conductive metal film, such as aluminum, gold, or other suitable metal. The plurality of coils thus are connected together, electrically in series.
Next a second film 70 of silicon oxide, quartz, or other suitable dielectric material, is deposited over the series-connected inductance coils 8, as well as the interconnecting links 68 and the adjacent first film 14 of dielectric material. This film 70 terminates short of the end terminals 1 6 and 18, as illustrated in Fig. 4.
Finally, an elongated strip 72 of permalloy, or other high permeability metal, is deposited as a film, also suitably about 5,000 Angstroms thick, over the second layer 70 of dielectric material, extending along the centerline of the series-connected coils 8. This narrow strip of high permeability metal is interrupted at each coil to form a gap 74 at the axis of each coil. In this latter regard, it is to be noted that the coil turns are stacked one upon another concentrically about a central axis which is disposed perpendicularly to the supporting surface of the substrate 10.
The strip 72 of permalloy or other high permeability metal which extends between centers of adjacent inductance coil cooperates with the film 1 2 of high permeability metal underlying the coils to provide the mutual inductance M required. The desired value of mutual inductance is obtained by varying the width of the strip 72 and the length of the gaps 74 at the centers of the coils. The thickness of the dielectric layers 14 and 70 also affects the mutual inductance.
The capacitance C, per section of the delay line is provided by the capacitance between the high permeability metal ground plane 1 2 and the underside of the inductance coil, including the area of the end terminals 24 and 26 and the link 68 interconnecting the confronting end terminals of a pair of adjacent inductance coils. This capacitance may be varied by changing the thickness of the dielectric layer 14 above the ground plane and the area of the conductive link 68.
The following illustrates a typical delay line: Let it he assumed that the inductance, L, of the filter is 45 nh. For an m-derived filter having a characteristic impedance, ZO, the relationships among L1, C1, and Z0 are as follows: Z0 = VL/C; L, = .515 L; C, = 1.26 C; and M = .234 L.
wherein L and C are the inductance and capacitance, respectively, per section of a constant K filter. If we assume a value of Z0 of 100 ohms, then L C,=1.27 = 11.1 pf.
Z02 When more than one section of the filter is connected in series to obtain the delay time required, every inductance coil 8 except the ones at each end of the series network will have the inductance value of 2L,. Therefore, all the inductance coils except the two end ones should have an inductance of 90 nh. and the two end ones have an inductance of 45 nh. each.
As previously mentioned, the magnetic strip 72 and the film 1 2 of permalloy or other high permeability metal provide mutual coupling between two adjacent coils. They also enhance the self-inductance of each coil. By choosing the appropriate width of magnetic strip 1 2 and the length of gap 74, the mutual inductance and self-inductance can be varied independently.
Therefore, for ease of fabrication it is possible to have the same of number of turns for all the coils. By varying the degree of magnetic enhancement the end coils can have half (L,) the inductance of the others (2L,). This is easily accomplished because of the fact that the end coils have only one magnetic strip 72 linking them instead of two for the other coils.
Let is also be assumed that the width of the links 68 are the same as-the end terminals 24 and 26. They are shown narrower in Fig. 1 merely for clarity. The total area A, of the coil, end terminals and link directly over the dielectric layer 1 4 of silicon oxide is 1 , 1 80 mil2, or 7.61 X 10-3 cm.2, and the area A2 of the portion of the second half turn 34 that overlies the dielectric layer 1 4 but not the first half turn 30 (Fig. 7) is identified as area ABCDEF and is 1 50 mil2, or 0.967 X 10-3 cm.2.Thus, the required capacitance per section is
wherein K is the dielectric constant of silicon oxide, assumed to be a value of 6; d, is the thickness of the silicon oxide layer 1 4 above ground plane 12, and d2 is the thickness of 5 X 10-4cm.2 of silicon oxide deposition between coil turns.
Since A2 is smaller than A, and to avoid solving the quadratic equation, the approximate value of d, can be obtained from A, + A2 d, = 0.08842K = 41,000 Angstroms C, From the foregoing, the delay time per section is t, = 1.20 LC = 1.049 ns.
Thus, to provide a total delay time of 9 ns., the integral number of sections of the delay line is nine. As illustrated in Fig. 4, this is provided by arranging ten microminiature inductance coils 8 in two rows of five inductors each on a chip that is about one centimeter long and one-quarter centimer wide.
From the foregoing it will be appreciated that the present invention provides a microminature delay line which is of simplified construction for economical manufacture, suitable for hybrid circuit applications, and wherein the values of mutual inductance and capacitance per section may be varied as required by varying the physical dimensions of the components during manufacture.

Claims (5)

1. A microminiature electrical delay line, comprising the solid, one-piece, integrated assembly of a plurality of series-connected microminiature inductance coils overlying and bonded to a first film of dielectric material, overlying and bonded to a first film of high permeability metal, a second film of dielectric material overlying and bonded to the inductance coils and a second film of high permeability metal in the form of a narrow strip overlying and bonded to the second film of dielectric material and extending along the center line of the series-connected coils, the second film being interrupted at each coil to form a gap at the axis of each coil.
2. A delay line as claimed in claim 1, in which a substrate of dielectric material underlies and is bonded to the first film of high permeability metal.
3. A delay line as claimed in claim 1, in which the coils are spaced apart in a line, each coil has a central axis extending perpendicular to the plane of the substrate and has opposite end terminals extending in opposite directions from the coil on the line and electrically conductive metal interconnects the confronting end terminals of adjacent coils.
4. A delay line as claimed in claim 2, in which the substrate is quartz, the films of high permeability metal are permalloy and the films of dielectric material are silicon oxide.
5. A microminiature electrical delay line constructed and arranged to operate substantially as herein described with reference to and as illustrated in the accompanying drawings.
GB7908794A 1979-03-13 1979-03-13 Construction of delay network Expired GB2044568B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
GB7908794A GB2044568B (en) 1979-03-13 1979-03-13 Construction of delay network

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB7908794A GB2044568B (en) 1979-03-13 1979-03-13 Construction of delay network

Publications (2)

Publication Number Publication Date
GB2044568A true GB2044568A (en) 1980-10-15
GB2044568B GB2044568B (en) 1983-02-23

Family

ID=10503836

Family Applications (1)

Application Number Title Priority Date Filing Date
GB7908794A Expired GB2044568B (en) 1979-03-13 1979-03-13 Construction of delay network

Country Status (1)

Country Link
GB (1) GB2044568B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2117570A (en) * 1982-04-01 1983-10-12 Standard Telephones Cables Ltd Circuit boards
GB2197540A (en) * 1986-11-12 1988-05-18 Murata Manufacturing Co Circuit substrate
EP0300893A1 (en) * 1987-07-20 1989-01-25 Electronique Serge Dassault Ultra-high frequency delay device
GB2272109A (en) * 1992-11-02 1994-05-04 Murata Manufacturing Co Laminated coiled conductive pattern and terminal arrangement

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2117570A (en) * 1982-04-01 1983-10-12 Standard Telephones Cables Ltd Circuit boards
GB2197540A (en) * 1986-11-12 1988-05-18 Murata Manufacturing Co Circuit substrate
US4800459A (en) * 1986-11-12 1989-01-24 Murata Manufacturing Co., Ltd. Circuit substrate having ceramic multilayer structure containing chip-like electronic components
GB2197540B (en) * 1986-11-12 1991-04-17 Murata Manufacturing Co A circuit structure.
EP0300893A1 (en) * 1987-07-20 1989-01-25 Electronique Serge Dassault Ultra-high frequency delay device
FR2618610A1 (en) * 1987-07-20 1989-01-27 Dassault Electronique MICROWAVE DELAY DEVICE
GB2272109A (en) * 1992-11-02 1994-05-04 Murata Manufacturing Co Laminated coiled conductive pattern and terminal arrangement

Also Published As

Publication number Publication date
GB2044568B (en) 1983-02-23

Similar Documents

Publication Publication Date Title
US4152679A (en) Microminiature electrical delay line utilizing thin film inductor array with magnetic enhancement and coupling
EP0638954B1 (en) Stripline resonator
JP3819061B2 (en) Inductive structure for high frequency circuits
US6590473B1 (en) Thin-film bandpass filter and manufacturing method thereof
JP2558419B2 (en) Broadband microwave filter network
US6762654B1 (en) Delay line
JPH07106898A (en) High frequency signal distributer combiner
DK169190B1 (en) A microwave delay circuit
US5530415A (en) Composite winding type stacked-layer inductors including self inductive inductors and manual-inductive inductors
JPH01295407A (en) Inductor, composite component including inductor and manufacture thereof
US5431987A (en) Noise filter
US5032810A (en) LC filter
US20050128042A1 (en) Laminate-type ceramic electronic component
JPH0745477A (en) Electronic component and fabrication thereof
GB2044568A (en) Construction of delay network
CA1117193A (en) Microminiature electrical delay line utilizing thin film inductor array with magnetic enhancement and coupling
JPH0224047B2 (en)
JPH036094A (en) Inductor and composite component containing conductor and manufacture thereof
EP1150375A2 (en) LC-included electronic component
JPH0690978B2 (en) Inductor, composite component including inductor, and manufacturing method thereof
JPH0993069A (en) Multiseries noise filter
JPH11205063A (en) Band stop filter component
EP1030320A1 (en) Split geometry inductor
JP2920715B2 (en) Low pass filter for high frequency
DE2912293C2 (en)

Legal Events

Date Code Title Description
PCNP Patent ceased through non-payment of renewal fee