GB2034972A - Method of controlling penetration of dopant into semiconductor devices - Google Patents

Method of controlling penetration of dopant into semiconductor devices Download PDF

Info

Publication number
GB2034972A
GB2034972A GB7935143A GB7935143A GB2034972A GB 2034972 A GB2034972 A GB 2034972A GB 7935143 A GB7935143 A GB 7935143A GB 7935143 A GB7935143 A GB 7935143A GB 2034972 A GB2034972 A GB 2034972A
Authority
GB
United Kingdom
Prior art keywords
dopant
species
ionised
semiconductor
selected region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB7935143A
Other versions
GB2034972B (en
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
UK Secretary of State for Defence
Original Assignee
UK Secretary of State for Defence
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by UK Secretary of State for Defence filed Critical UK Secretary of State for Defence
Priority to GB7935143A priority Critical patent/GB2034972B/en
Publication of GB2034972A publication Critical patent/GB2034972A/en
Application granted granted Critical
Publication of GB2034972B publication Critical patent/GB2034972B/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/22Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/764Air gaps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/148Charge coupled imagers
    • H01L27/14875Infrared CCD or CID imagers

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Manufacturing & Machinery (AREA)
  • Electromagnetism (AREA)
  • Solid State Image Pick-Up Elements (AREA)

Abstract

In a method of fabricating a semiconductor device, a region containing a first species of ionised dopant formed by diffusion into a body of semiconductor material, creates an internal electric field which provides a barrier against the penetration of a second species of ionised dopant from a first region into a selected region of the semiconductor body. In the application of the method to the fabrication of a monolithic infra-red charge coupled device comprising detectors 1, ionised dopant is diffused into the semiconductor substrate 10 to render it sensitive to infra-red radiation, and the barrier layer 12, which is formed by diffusion into layer 11 of ionised dopant, serves to prevent the penetration of dopant from substrate 10 into the epitaxial layer 11. <IMAGE>

Description

SPECIFICATION Improvements in or relating to methods of fabricating semiconductor devices This invention relates to methods of fabricating semiconductor devices and to semiconductor devices fabricated thereby.
In the fabrication of semiconductor devices involving the diffusion of dopants into a semiconductor substrate, it is often necessary or desirable to restrict the penetration of these dopants to, or prevent their penetration into, certain regions of the device, either during the initial introduction of the dopant to the substrate, or during subsequent heat treatment.
This problem is particularly troublesome where fast-diffusing dopants are used.
One method of fabricating semiconductor infra-red detection and imaging devices, especially infra-red sensitive charge coupled devices (IRCCD's), involves the use of fast dopants. In this type of device both the infra-red detector array and the active CCD structure are incorporated on a common substrate, doped during fabrication, with a fast-diffusing dopant which renders the substrate sensitive to infra-red radiation. Difficulties arise in preventing the penetration of these fast-diffusing dopants to the charge transfer regions of the detector array and the CCD. Most current IRCCD's of this kind are fabricated using silicon technology and the conventional dopant barrier techniques, ie silicon dioxide or silicon nitride masks, are only suitable for use in simple processing as surface layers, and where slow-diffusing dopants are used.
According to the present invention, in a method of fabricating a semiconductor device, an internal electric field is generated by diffusing a first species of ionised dopant within a body of semiconductor material in which the device is being fabricated, to provide a barrier against the penetration of a second species of ionised dopant into a selected region of the body.
The invention is based on the model of an ionised dopant diffusing in a semiconductor body, such as arsenic diffusing in silicon, according to which the electrons donated by the arsenic diffuse ahead of the ions and cause a space charge which accelerates the positively-charged arsenic ions, but which retards any negatively-charged ions in the vicinity. This space charge or internal field generated by one diffusing dopant is employed in the fabrication method of the invention to halt or reverse the flux of another dopant.
The body of semiconductor material will usually comprise a semiconductor slice; the first species of dopant, hereinafter referred to as the barrier dopant, may then be introduced into one major surface of the slice, and the selected region of the device then formed over this surface, for example by epitaxial growth.
The second species of ionised dopant is preferably then introduced into the other major surface of the slice, preferably after the formation of the selected region, and is thus separated from the selected region of the device by the region occupied by the barrier dopant.
To prevent the transverse penetration of the second species of ionised dopant from the edge of the semiconductor body into the selected region of the device, barrier wells may be fabricated in the layer of material containing the selected region prior to introduction of the second species of dopant.
These barrier wells may be formed by fabricating grooves surrounding the selected region and extending to the barrier layer, preferably to a depth below the barrier layer; or by forming deep diffusions of the same dopant species as the barrier dopant to form barrier walls surrounding the selected region.
To be effective, the barrier dopant must have a relatively lower diffusivity than the second species of ionised dopant. In practice significant movement of the dopants, particularly the fast-diffusers, only occurs during heat treatment stages in the fabrication process, and it is usually necessary that the barrier dopant is of a slow-diffusing species so as not to move significantly and penetrate the selected region of the device during these stages. In addition, slow-diffusing dopants have been found to provide a more effective barrier against relatively faster-diffusing dopants.
The presence of a barrier dopant layer in the device can cause problems however, due to its relatively high conductivity. Thus, where it is required to electrically isolate parts of the selected region of the device formed over a surface-diffused barrier dopant layer, for example by epitaxial growth, this can be done by forming a groove in the appropriate surface of the device extending down through the said selected region into the substrate so that it penetrates to a depth below the barrier dopant layer. Improved isolation may then be achieved by coating or filling these isolating grooves with an insulating material, for example silicon dioxide where silicon technology is used.
These isolation grooves may also serve to prevent the transverse penetration of the second species of dopant into the selected region of the device from the edge of the semiconductor body as discussed above.
The invention has particular application in the fabrication of semiconductor infra-red detectors and imaging devices, particularly infrared sensitive charge coupled devices (IRCCDs) as discussed above. In the application of the invention to such devices the said second dopant is introduced into the semiconductor body to render it sensitive to infra-red radiation. The selected region of the device, pro tected from the second dopant by the barrier (first dopant) layer during fabricationr provides the charge storage and transfer regions of the device for collecting and processing photoelectrons generated in the infra-red sensitive detector region or regions of the device. The present invention may also be applied to other types of semiconductor device fabricated by the above method.
The invention will now be described in greater detail, by way of example only, with reference to the accompanying drawings of which: Figure 1 is a schematic plan view of part of an infra-red sensitive charge coupled imaging device in accordance with the invention; Figure is an enlarged cross-sectional diagrammatic view (not to scale) along the line 11 11 of part of the device shown in Fig. 1, showing the construction of an infra-red detector; and Figure 3 is an enlarged cross-sectional diagrammatic view (not to scale) along the line Ill-Ill of part of the device of Fig. 1 showing the construction of the CCD.
Referring to the drawings, Fig. 1 shows the output end of an IRCCD imaging device comprising a linear array of individual infra-red detectors 1 coupled into a three-phase serial CCD line readout register 2, by a set of three transfer electrodes 3,4,5. The entire device is fabricated on a single substrate using silicon MOS techniques.
The cross-sectional structure of the CCD portion of the imaging device is illustrated in Fig. 3 and that of one of the infra-red detectors 1 is illustrated in Fig. 2. The general structure of the device comprises a substrate 10 of N-type silicon doped with an extrinsic fast-diffusing species of dopant, eg nickel or sulphur, to render it sensitive to infra-red radiation, on the upper surface of which is grown an active expitaxial layer 11 which provides the charge storage and transfer channels (defined in known manner by channelstop diffusions) for the detectors 1 and CCD register 2.The surface of the substrate on which the epitaxial layer 11 is formed is provided, in accordance with the invention, with a high surface concentration sheet diffusion 12 which provides a barrier against the penetration of the substrate dopant into the epitaxial layer during the high temperature fabrication processes. The theory of the operation of this barrier diffusion will be discussed in more detail below.
An insulating layer 13 of silicon dioxide covers the epitaxial layer 11 and insulates it from the overlying electrode structures of the device which are fabricated using known multi-level polysilicon fabrication techniques.
The lower surface of the substrate 10 is covered by a back contact 14.
Fig. 2 shows in detail the cross-sectional structure of one of the infra-red detectors 1 which includes a profiled high conductivity diffusion in the epitaxial layer providing the detector top contact 15. This contact 15 effectively defines the area of the detector and serves to collect photoelectrons excited in the adjacent region of the IR sensitive substrate 10 by impinging IR radiation. The three transfer electrodes 3,4,5 which couple the detectors 1 to the CCD comprise a control gate 3, a storage gate 4 and a transfer gate 5. The photoelectrons drawn into the detector top contact 15 are integrated in the epitaxial region below the storage gate 4 under the control of the control gate 5 upon application of suitable potentials thereto during each detection/integration period.At the end of each detection / integration period, the integrated charge stored under the storage gate 4 is transferred to the epitaxial channel region below one of the gate electrodes 6 of the adjacent CCD element under the control of the transfer gate 5, upon application of suitable potentials thereto.
Because the barrier diffusion 12 is of relatively high conductivity, it is necessary to isolate the detectors 1 from one another to prevent leakage of charge between them. This is achieved by isolation grooves 17 extending through the epitaxial layer 11 and into the substrate 10 to a level below the barrier diffusion 12, and filled as shown, or coated with insulating oxide 18. These isolation grooves 17 substantially surround each detector leaving a gap below the transfer electrodes for the transfer of charge into the CCD channel 19 as can be seen in Fig. 1.
The construction of each of the IR detectors 1 is identical, and as can be seen from Fig. 1, the transfer electrodes 3,4,5 are common to all of them, so that their operation is simultaneous and the charges stored in each of them is shifted in parallel into alternate ones of the CCD elements.
The cross-sectional structure of the CCD is shown in detail in Fig. 3, and includes a three-phase, three-level polysilicon electrode structure built up from three separate overlapping levels of polysilicon, the three levels providing the gate electrodes 6,7,8, and their associated interconnecting bus lines 6a,7a,8a, for respective phases 0 2,+3 of the CCD. The three polysilicon metallisation levels are insulated from one another by grown oxide 9, Each charge storage element includes three gate electrodes 6,7,8, one for each phase, and it will be seen that there are two CCD elements (six gate electrodes) per detector pitch. To collect charge from the array of detectors, the +, electrodes 6 of alternate CCD elements which are immediately adjacent an IR detector 1, are of increased length so as to overlap the transverse transfer gate 5.
In operation a three-phase clocking pulse sequence is applied to the three polysilicon bus lines 6a,7a, 8a in synchronism with the detection/integration and transfer periods of the detector array, so that the charge configuration transferred in parallel from the detectors 1 to the CCD elements is serially shifted out during the next detection/integration period.
The charge packets emerge from the CCD through the output diode 20 biased by an output gate 21 and are then amplified, eg by an integrated circuit amplifier on the same substrate, and further processed.
Apart from the provision of the barrier diffusion layer 12 and the consequent requirement for the isolation grooves 17, the device is of conventional structure and may be fabricated using conventional silicon CCD fabrication techniques. A preferred process for fabricating the IRCCD described above with reference to the drawings, will now be described by way of example only.
Commencing with an intrinsic silicon substrate 10 approximately 250 jbm thick, the barrier layer 12 is formed by introducing a high surface concentration sheet diffusion of a relatively slow-diffusing species of dopant, in this example arsenic, into the upper surface of the substrate 10 a depth of approximately 0.2 ym and a surface concentration of approximately 2 X 1020cm-3. This may typically be achieved by an arsenic spin-on diffusion for 30 minutes at about 1000"C. The depth of this sheet diffusion in relation to the diffusivity of the dopant must be sufficient to ensure that subsequent epitaxial processing and heat treatments do not significantly deplete the surface concentration.
The epitaxial layer 11 is next grown on the arsenic-diffused surface of the substrate to a thickness of 8 ym. During this process the substrate temperature should be as low as possible to minimise the spreading of the barrier and in practice the normal substrate temperatures of 1000 to 1 1 OOGC required for the epitaxial process will usually present no problems.
The surface of the epitaxial layer is then covered, and the substrate can then receive a fast-diffusing species of dopant, such as Ni or S introduced into the lower surface of the substrate 10, without the risk of them penetrating into and degrading the active epitaxial layer 11 in which the charge transfer regions of the CCD register 2 and IR detectors 1 are provided. The purpose of the fast-diffusing dopant is to render the substrate sensitive to infra-red radiation and it has hitherto been a problem in devices of this kind to prevent their penetration into the active CCD area during heat treatments in the fabrication process.
The principle underlying this technique is that an internal electric field created by one ionised diffusing dopant can form a barrier to the diffusion of another in the same semiconductor substrate. It can be shown that the flux Jx of ionised dopant atoms in the + x-direction can be expressed as follows when the only driving-forces for diffusion are the concentration gradient and an electric field:~ Jx = -D(dN/dx)-S#NE... (1) where D is the diffusion coefficient of the impurity, N is the impurity concentration, !L is the drift mobility of the impurity, S is the charge state of the impurity and E is the electric field defined as positive in the + xdirection.Depending on the direction of the electric field E, the effect of the field term SELNE in the equation (1) may be either to assist the concentration gradient term D(dN/dx), or to act against it. If the field strength E is high enough and in the right direction, diffusion 'up' the concentration gradient is possible. The object of the barrier diffusion layer is to generate by the diffusion of the slow-diffusing ionised arsenic impurity atoms during heat treatment stages of the fabrication process, a sufficiently strong internal electric field E to stop or reverse the diffusion of the fast diffusing IR dopant towards the epitaxial layer.
The likely effectiveness of the barrier 12 under subsequent heat treatments is indicated by the following equation derived from equation (1) using the Einstein relation, lb = qD /kT (where k is Boltzmann's constant) and putting S = -1, and dN/dx = -xN/2Dt for Gaussian profiles:~ Jx = DN [x/2Dt + qE/kT ] .. .. (2) where q is the electronic charge, T is tempera- ture and t is time.
It can be seen from this equation (2) that the barrier 12 will be more effective against fast-diffusing ionised dopants than slow ones, because an increase in the diffusivity D decreases the concentration gradient term x/2Dt, and thus accentuates the dominance of the field term, qE/kT. The effectiveness of the particular arsenic dopant barrier in question, against a subsequent diffusion of a fastdiffusing dopant, eg sulphur, for 5 hours at 1000 C (D#1O-9cm2/sec) can be estimated using equation (2). The electric field E generated by the barrier diffusion 12 can be calculated from the equation: 1 d (E - F) E ~~~~~~~~~~~~... . (3) q dx where q is the electronic charge, Ec is the energy of the conduction band edge and F is the Fermi level.It is essential that the concentration dependance of the arsenic diffusivity maintains a steep profile and hence a large electric field.
For the particular conditions outlined above, the values for the two terms of equation (2) are calculated, using equation (3) to be:x/2Dt = 6.9 X 1 02cm-1; qE/kT= 2.34 X 105cm-7.
Thus the electric field term is nearly three orders of magnitude greater than the concentration gradient term, and hence the barrier is extremely effective under these conditions.
Furthermore, because the barrier dopant diffuses both towards and away from the source of the fast-diffusing dopant, there are two opposing electric fields present, and so the barrier is effective against both donors and acceptors.
Providing that the maximum concentration of the barrier dopant remains significantly higher than the intrinsic carrier concentration at high diffusion temperatures (ie approx 10'9cm-3 at 1000"C), then the arsenic barrier can remain effective for considerably longer times and higher diffusion temperatures (at least 25 hours at 11 00 C) than those required for the above sulhpur diffusion.
As a simple rule, to ensure that a barrier diffusion deposited for a time t, and at a temperature giving a diffusion coefficient of D, remains fully effective during a subsequent heat treatment of duration t2 and at a temperature giving the barrier dopant diffusion coefficent of D2, the following condition should be satisified:-
so that the maximum barrier dopant concentration remains significantly greater than the intrinsic carrier concentration at the diffusion temperatures.
The introduction of the fast-diffusing IR dopant will normally be effected at any convenient time after the formation of the barrier layer (or even simultaneously therewith if this is practical, but usually not before) and also after the epitaxial layer 11 has been grown.
However, while it is preferred to form the barrier and epitaxial layers prior to the introduction of the fast-diffusing dopant into the substrate, as described above, an alternative possibility is to diffuse the barrier layer into a substrate already incorporating the fast-diffusing dopant, followed by growth of the epitaxial layer. Following the formation of the epitaxial layer, the isolation grooves 17 are formed and coated or filled with oxide 18.
The grooves 17 are etched using a potassium hydroxide (KOH) etchant penetrating through the epitaxial layer 11 and into the substrate 10 to a depth below the barrier layer 12 as seen in Fig. 2, and the oxide 18 then either grown into them using a silicon nitride mask or deposited in the form of Silox (Registered Trade Mark) followed by polishing back, or a reverse photolith to remove the surrounding Silox (Registered Trade Mark) layer. By forming these isolation grooves before the introduction of the fast-diffusion 1 R dopant, they may also serve to prevent the transverse penetration of this dopant into the charge transfer regions of the device from the edge of the slice.For this purpose, the isolation grooves 17 surround the active charge transfer regions of the CCD in addition to substantially surrounding each of the individual detector areas 1, as shown in Fig. 1, although only part of this section of the groove 17 is illustrated.
Alternatively, a separate barrier wall extending fully around all the active regions of the epitaxial layer 11 may be provided by a deep diffusion of the same dopant species as the barrier dopant, operating in the same manner as the barrier layer to prevent the transeverse penetration of the IR dopant into these regions of the device from the edge of the slice.
The regions of the epitaxial layer 11 in which the detector top contacts 15 are to be diffused, are then profiled by etching to reduce the diffusion depth required. The top contact diffusion is then carried out using any suitable technique, followed by the diffusion of the input and output diode regions 20 of the CCD.
Channel-stop regions are then defined using a a channel-stop diffusion to define the charge transfer channels (indicated by the dotted line 19 in Fig. 1) within the eptiaxial layer 11 for the detectors 1 and the CCD 2 which serve to confine the movement of charge to these channels.
Next the insulating gate oxide layer 13 is grown over substantially the entire upper surface of the substrate and the three polysilicon metallisation layers deposited in turn to form the electrode structure of the device. In the device shown above, the first level polysilicon pattern, formed by depositing a continuous layer followed by a photolith etch to produce the desired electrode pattern, provides the +3 electrodes 8 and their associated bus line 8a and the transverse control and transfer electrodes 3,5 for the detectors. A thin layer of insulating oxide 9 is then thermally grown on this polysilicon level, and the second and third level polysilicon patterns and insulating oxide layers formed in the same way, to provide the +2 electrodes 7 and bus line 7a, and the f1 electrodes 6 and bus line 6a, the transverse storage electrode 4, and the output gate electrode 21 respectively.
Contact holes are then opened up through appropriate parts of the oxide layers 9, 13 now covering the top of the device, and a final aluminium metallisation pattern formed over them to provide contacts leads to the diodes and electrodes to which external electrical connections can be made. A layer of aluminium is then applied to the lower surface of the substrate 10 to provide the back contact 14. To reduce the absorbtion of incident radiation by the oxide layer 13 covering the detectors 1, appropriate regions of this oxide layer may be removed using an additional photolithographic step.
The device described above is a vertical detector, ie one in which the induced charge moves in the direction of the thickness of the substrate in the detector regions; but barrier layers in accordance with the invention may also be employed as appropriate to other types of device, such as lateral detectors, ie top surface detectors in which the induced charge moves in a direction transverse to the thickness of the detector bulk.
It will be appreciated that the particular forms of IR detector and CCD read-out register used in the IRCCD are described by way of example only, and the invention may equally be applied to any form of monolithic IRCCD in which it is required to prevent the undesirable penetration of fast-diffusing IR dopants into the active CCD channel regions; or indeed to any semiconductor device where similar problems arise. Furthermore, the invention is not restricted to the use of the particular materials or dopants used, other barrier dopants such as P,Ga or In, and other IR dopants such as Ni may also be used, for example. Furthermore, the manner in which the invention may be more widely applied will be apparent to a person skilled in the art from the above description.

Claims (15)

1. A method of fabricating a semiconductor device, in which an internal electric field is generated in a body of semiconductor material in which the device is being fabricated by causing the diffusion of a first species of ionised dopant within the body to prevent the penetration of a second species of ionised dopant from a first region of the body to a selected region of the body separated from the first region by the said barrier.
2. A method as claimed in Claim 1, wherein the first species of ionised dopant is a slow diffusing species, and the second species of ionised dopant is a relatively faster diffusing species of dopant.
3. A method as claimed in Claim 1, wherein the body of semiconductor material is of silicon, the first species of ionised dopant is selected from As,P, Ga or In, and the second species of ionised dopant is either S or Ni.
4. A method as claimed in Claim 1,2 or 3, wherein the semiconductor body comprises a semiconductor slice having opposing first and second major surfaces, the first species of ionised dopant being introduced into the first major surface of the slice and a semiconductor layer containing the said selected region is then formed over this major surface.
5. A method as claimed in Claim 4, wherein the second species of ionised dopant is introduced into the semiconductor slice through its second major surface after formation of the semiconductor layer containing the said selected region.
6. A method as claimed in Claim 5, wherein, prior to the introduction of the second species of ionised dopant, an isolation barrier surrounding the selected region is formed in the said semiconductor layer to prevent the transverse penetration of the second species of ionised dopant through the edge of the semiconductor body into the selected region of the device.
7. A method as claimed in Claim 6, wherein the isolation barrier is formed by forming a groove or grooves in the said semiconductor layer surrounding the selected region of the device and penetrating through the thickness of the semiconductor layer.
8. A method as claimed in Claim 7, wherein the or each groove is filled or coated with an insulating material.
9. A method as claimed in Claim 6, wherein the isolation barrier is formed by a deep diffusion of the same dopant species as the first species of ionised dopant to form a barrier wall within the said semiconductor layer surrounding the selected region, subsequent diffusion of the ionised dopant in the barrier wall serving to generate an internal electric field preventing the penetration of the second species of ionised dopant into the selected region.
10. A method as claimed in any one of Claims 4 to 9, wherein following formation of the semiconductor layer containing the selected region, different parts of the selected region are electrically isolated from one another by forming isolating grooves in the semiconductor body extending through both the semiconductor layer and penetrating into the semiconductor slice to a depth below the region containing the first species of ionised dopant.
11. A method as claimed in Claim 10, wherein the grooves for electrically isolating different parts of the selected region are filled or coated with an insulating material.
12. The fabrication of an infra-red charge coupled device by a method as claimed in any preceding claim, wherein the second species of ionised dopant is introduced into the semiconductor body to render it sensitive to infrared radiation, and the selected region of the device provides the charge storage and transfer regions of the device for collecting and processing photo-electrons generated in the infra-red sensitive detector region or regions of the device.
13. The fabrication of an infra-red charge coupled device by a method substantially as shown in an as hereinbefore described with reference to the accompanying drawings.
14. A semiconductor device fabricated by a method as claimed in any one of the preceding Claims.
15. An infra-red charge coupled device substantially as shown in and as hereinbefore described with reference to the accompanying drawings.
GB7935143A 1978-10-11 1979-10-10 Method of controlling penetration of dopant into semiconductor devices Expired GB2034972B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
GB7935143A GB2034972B (en) 1978-10-11 1979-10-10 Method of controlling penetration of dopant into semiconductor devices

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
GB7840117 1978-10-11
GB7935143A GB2034972B (en) 1978-10-11 1979-10-10 Method of controlling penetration of dopant into semiconductor devices

Publications (2)

Publication Number Publication Date
GB2034972A true GB2034972A (en) 1980-06-11
GB2034972B GB2034972B (en) 1982-12-22

Family

ID=26269147

Family Applications (1)

Application Number Title Priority Date Filing Date
GB7935143A Expired GB2034972B (en) 1978-10-11 1979-10-10 Method of controlling penetration of dopant into semiconductor devices

Country Status (1)

Country Link
GB (1) GB2034972B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0405832A1 (en) * 1989-06-30 1991-01-02 AT&T Corp. Doping procedures for semiconductor devices
CN116845121A (en) * 2023-07-20 2023-10-03 深圳阜时科技有限公司 Photoelectric conversion device, and method for manufacturing the same

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0405832A1 (en) * 1989-06-30 1991-01-02 AT&T Corp. Doping procedures for semiconductor devices
US5024967A (en) * 1989-06-30 1991-06-18 At&T Bell Laboratories Doping procedures for semiconductor devices
CN116845121A (en) * 2023-07-20 2023-10-03 深圳阜时科技有限公司 Photoelectric conversion device, and method for manufacturing the same

Also Published As

Publication number Publication date
GB2034972B (en) 1982-12-22

Similar Documents

Publication Publication Date Title
US4276099A (en) Fabrication of infra-red charge coupled devices
US4229752A (en) Virtual phase charge transfer device
US4498227A (en) Wafer fabrication by implanting through protective layer
US6262439B1 (en) Silicon carbide semiconductor device
CA1061012A (en) Complementary field effect transistor having p doped silicon gates and process for making the same
US5429964A (en) Low on-resistance power MOS technology
US3931674A (en) Self aligned CCD element including two levels of electrodes and method of manufacture therefor
US4038107A (en) Method for making transistor structures
US5472888A (en) Depletion mode power MOSFET with refractory gate and method of making same
GB2197532A (en) Source drain doping technique
US4002511A (en) Method for forming masks comprising silicon nitride and novel mask structures produced thereby
CA1277444C (en) Process for preparing a charge coupled device with charge transfer direction biasing implants
US4396438A (en) Method of making CCD imagers
US4128439A (en) Method for forming self-aligned field effect device by ion implantation and outdiffusion
US4498224A (en) Method of manufacturing a MOSFET using accelerated ions to form an amorphous region
US6306676B1 (en) Method of making self-aligned, high-enegry implanted photodiode for solid-state image sensors
EP0178664B1 (en) Solid state image sensing device and method for making the same
GB2103419A (en) Field effect transistor with metal source
JPH01264262A (en) Mos type field-effect transistor
GB2034972A (en) Method of controlling penetration of dopant into semiconductor devices
US3892609A (en) Production of mis integrated devices with high inversion voltage to threshold voltage ratios
US4994875A (en) Virtual phase charge transfer device
EP0756760B1 (en) Semiconductor device with guard ring and process for its production
US6627475B1 (en) Buried photodiode structure for CMOS image sensor
GB2030360A (en) Bipolar charge coupled device

Legal Events

Date Code Title Description
PCNP Patent ceased through non-payment of renewal fee