EP2550735B1 - Methods for determining optimum power supply voltages for radio-frequency power amplifier circuitry - Google Patents

Methods for determining optimum power supply voltages for radio-frequency power amplifier circuitry Download PDF

Info

Publication number
EP2550735B1
EP2550735B1 EP11714198.6A EP11714198A EP2550735B1 EP 2550735 B1 EP2550735 B1 EP 2550735B1 EP 11714198 A EP11714198 A EP 11714198A EP 2550735 B1 EP2550735 B1 EP 2550735B1
Authority
EP
European Patent Office
Prior art keywords
circuitry
power amplifier
electronic device
wireless electronic
power
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
EP11714198.6A
Other languages
German (de)
French (fr)
Other versions
EP2550735A1 (en
Inventor
David A. Donovan
Justin Gregg
Vishwanath Venkataraman
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Apple Inc
Original Assignee
Apple Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Apple Inc filed Critical Apple Inc
Publication of EP2550735A1 publication Critical patent/EP2550735A1/en
Application granted granted Critical
Publication of EP2550735B1 publication Critical patent/EP2550735B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/02Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/02Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
    • H03F1/0205Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
    • H03F1/0211Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the supply voltage or current
    • H03F1/0216Continuous control
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/189High-frequency amplifiers, e.g. radio frequency amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F3/24Power amplifiers, e.g. Class B amplifiers, Class C amplifiers of transmitter output stages
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/02Transmitters
    • H04B1/04Circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/27A biasing circuit node being switched in an amplifier circuit
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/451Indexing scheme relating to amplifiers the amplifier being a radio frequency amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/504Indexing scheme relating to amplifiers the supply voltage or current being continuously controlled by a controlling signal, e.g. the controlling signal of a transistor implemented as variable resistor in a supply path for, an IC-block showed amplifier

Definitions

  • This invention relates generally to wireless communications circuitry, and more particularly, to ways in which to optimize wireless communications performance by making power amplifier bias adjustments.
  • Radio-frequency power amplifiers are used to amplify radio-frequency signals for wireless transmission in a desired channel.
  • power amplifiers directly decreases the supply current that flows through the radio-frequency power amplifiers, thereby saving power. Lowering the supply voltage, however, degrades power amplifier linearity. Degrading power amplifier linearity in this way may undesirably increase adjacent channel leakage ratio (e.g., the ratio of out-of-channel power to in-channel power).
  • EP 1601096 A1 discloses a bias voltage adjusting method and electronic loop circuit.
  • US 2005/110562 A1 discloses a variable supply amplifier system.
  • US 2006/068830 A1 discloses a signal configuration based transmitter adjustment in wireless communication devices.
  • Wireless communications circuitry and a method of testing a plurality of wireless electronic devices are provided as claimed in the appended claims.
  • Electronic devices may include wireless communications circuitry.
  • the wireless communications circuitry may include storage and processing circuitry, radio-frequency input-output circuits, radio-frequency power amplifier circuitry, adjustable power supply circuitry, and other wireless circuits.
  • the radio-frequency input-output circuits may feed signals to the power amplifier circuitry.
  • the power amplifier circuitry amplifies the signals prior to wireless transmission.
  • the power amplifier circuitry may include multiple power amplifier stages.
  • the storage and processing circuitry may control these stages to place the power amplifier circuitry in a desired gain mode. For example, the power amplifier may be placed into a high gain mode by enabling all of the power amplifier stages or may be placed into a low gain mode by enabling one of the power amplifier stages.
  • the storage and processing circuitry may bias the power amplifier circuitry at a desired positive,power supply voltage.
  • the power supply voltage may be supplied to each of the power amplifier stages. Adjustments to amplifier bias may be made to ensure adequate performance while minimizing power consumption.
  • the performance of the power amplifier circuitry is characterized by a linearity metric such as an adjacent channel leakage ratio (ACLR).
  • the adjacent channel leakage ratio in a system is defined as the ratio of out-of-channel power to in-channel power.
  • a small adjacent channel leakage ratio value is indicative of good amplifier linearity.
  • ACLR margin may sometimes be used to quantify power amplifier circuitry performance.
  • ACLR margin may be calculated by subtracting a measured ACLR from a target ACLR. ACLR margin may generally rise as supply voltage increases, reflecting improved amplifier linearity at elevated amplifier bias voltages.
  • the amount of supply current used by the power amplifier circuitry may be measured.
  • Supply current will generally rise as supply voltage increases.
  • Lower supply currents are desirable for lower power consumption.
  • a current savings ratio may be determined by subtracting the maximum supply current from measured supply current and then dividing that difference by the maximum supply current.
  • the maximum supply current is the maximum amount of current that is fed to the power amplifier circuitry when operating at its maximum supply voltage.
  • a lower (i.e., more negative) current savings ratio may be desirable for improved power savings.
  • a cost function may be calculated by taking the product of the ACLR margin and the current savings ratio. Each factor may be raised to a desired exponent to provide a suitable weighting scheme. For example, the ACLR margin may be squared to place emphasis on amplifier linearity.
  • An electronic device may be tested at each operating point (e.g., in a desired gain mode, output a suitable weighting scheme.
  • the ACLR margin may be squared to place emphasis on amplifier linearity.
  • An electronic device may be tested at each operating point (e.g., in a desired gain mode, output power level, supply voltage level, frequency range, etc.) to obtain a set of cost function characteristic curves.
  • Test equipment may be used to determine the minimum point on each cost function curve.
  • the power supply voltage corresponding to the minimum point corresponds to an optimum supply voltage level for use by the device during normal operation. This optimum voltage biases the power amplifier circuitry so as to provide a desired balance between amplifier linearity and power consumption.
  • This relates generally to wireless communications, and more particularly, to biasing wireless communications circuitry at optimum supply voltage levels in wireless electronic,devices.
  • the wireless electronic devices that are biased in this way may be portable electronic devices such as laptop computers or small portable computers of the type that are sometimes referred to as ultraportables. Portable electronic devices may also be somewhat smaller devices.
  • the wireless electronic devices may be, for example, cellular telephones, media players with wireless communications capabilities, handheld computers (also sometimes called personal digital assistants), remote controllers, global positioning system (GPS) devices, and handheld gaming devices. Wireless electronic devices such as these may perform multiple functions.
  • a cellular telephone may include media player functionality and may have the ability to run games, email applications, web browsing applications, and other software.
  • FIG. 1 An illustrative electronic device that includes wireless communications circuitry is shown in FIG. 1 .
  • circuitry 12 may accept radio-frequency signals that have been received by antennas 34.
  • the antenna structures and wireless communications circuitry of device 10 may support communications over any suitable wireless communications bands.
  • the wireless communications circuitry may be used to cover communications frequency bands such as cellular telephone voice and data bands at 850 MHz, 900 MHz, 1800 MHz, 1900 MHz, and the communications band at 2100 MHz band, the Wi-Fi ® (IEEE 802.11) bands at 2.4 GHz and 5.0 GHz (also sometimes referred to as wireless local area network or WLAN bands), the Bluetooth ® band at 2.4 GHz, and the global positioning system (GPS) band at 1575 MHz.
  • communications frequency bands such as cellular telephone voice and data bands at 850 MHz, 900 MHz, 1800 MHz, 1900 MHz, and the communications band at 2100 MHz band, the Wi-Fi ® (IEEE 802.11) bands at 2.4 GHz and 5.0 GHz (also sometimes referred to as wireless local area network or WLAN bands), the Bluetooth ® band at 2.4 GHz, and the global positioning system (GPS) band at 1575 MHz.
  • GPS global positioning
  • Device 10 can cover these communications bands and other suitable communications bands with proper configuration of the antenna structures in the wireless communications circuitry. Any suitable antenna structures may be used in device 10.
  • device 10 may have one antenna or may have multiple antennas.
  • the antennas in device 10 may each be used to cover a single communications band or each antenna may cover multiple communications bands. If desired, one or more antennas may cover a single band while one or more additional antennas are each used to cover multiple bands.
  • Device 10 includes storage and processing circuitry such as storage and processing circuitry 16.
  • Storage and processing circuitry 16 may include one or more different types of storage such as hard disk drive storage, nonvolatile memory (e.g., flash memory or other electrically-programmable-read-only memory), volatile memory (e.g., static or dynamic random-access-memory), more different types of storage such as hard disk drive storage, nonvolatile memory (e.g., flash memory or other electrically-programmable-read-only memory), volatile memory (e.g., static or dynamic random-access-memory), etc.
  • Storage and processing circuitry 16 may be used in controlling the operation of device 10.
  • Processing circuitry in circuitry 16 may be based on processors such as microprocessors, microcontrollers, digital signal processors, dedicated processing circuits, power management circuits, audio and video chips, radio-frequency transceiver processing circuits, radio-frequency integrated circuits of the type that are sometimes referred to as baseband modules, and other suitable integrated circuits.
  • processors such as microprocessors, microcontrollers, digital signal processors, dedicated processing circuits, power management circuits, audio and video chips, radio-frequency transceiver processing circuits, radio-frequency integrated circuits of the type that are sometimes referred to as baseband modules, and other suitable integrated circuits.
  • Storage and processing circuitry 16 may be used in implementing suitable communications protocols.
  • Communications protocols that may be implemented using storage and processing circuitry 16 include internet protocols, wireless local area network protocols (e.g., IEEE 802.11 protocols -- sometimes referred to as Wi-Fi ® ), protocols for other short-range wireless communications links such as the Bluetooth ® protocol, protocols for handling 2G cellular telephone communications services, 3G communications protocols, 4G communications protocols, etc.
  • Baseband module 18 may be implemented using a single integrated circuit (e.g., a baseband processor integrated circuit) or using multiple integrated circuits.
  • Baseband processor 18 may receive signals to be transmitted over antenna 34 over path 13 from storage and processing circuitry 16. Baseband processor 18 may provide signals that are to be transmitted to transmitter circuitry within RF transceiver circuitry 14. The transmitter circuitry may be coupled to radio-frequency power amplifier circuitry 20 via transmit path 26. Path 13 may also carry control signals from storage and processing circuitry 16. These control signals may be used to control the power of the radio-frequency signals that the transmitter circuitry within transceiver circuitry 14 supplies to the input of power amplifiers 20 via path 26. This transmitted radio-frequency signal power level is sometimes referred to herein as Pin, because it represents the input power to power amplifier circuitry 20.
  • circuitry 28 may contain a radio-frequency duplexer and other radio-frequency output stage circuitry such as radio-frequency switches and passive elements. Switches may, if desired, be used to switch the wireless circuitry between a transmitting mode and a receiving mode.
  • Duplex filter 28 may be used to route input and output signals based on their frequency.
  • Matching circuitry 32 may include a network of passive components such as resistors, inductors, and capacitors and ensures that antenna structures 34 are impedance matched to the rest of the wireless circuitry. Wireless signals that are received by antenna structures 34 may be passed to receiver circuitry in transceiver circuitry 14 over a receive path such as path 36.
  • Each radio-frequency power amplifier may include one or more power amplifier stages such as stages 22.
  • each power amplifier may be used to handle a separate communications band and each such power signals from storage and processing circuitry 16 may be used to selectively enable and disable stages 22 using control path 44.
  • the power amplifier may be placed into different gain modes.
  • the power amplifier may be placed into a high gain mode by enabling all three of power amplifier stages 22 or may be placed into a low gain mode by enabling two of the power amplifier stages.
  • Other configurations may be used if desired.
  • a very low gain mode may be supported by turning on only one of three gain stages or arrangements with more than three gain mode settings may be provided by selectively enabling other combinations of gain stages (e.g., in power amplifiers with three or more than three gains stages).
  • Device 10 includes adjustable power supply circuitry such as power supply circuitry 38. Adjustable power supply circuitry 38 may be controlled by control signals received over control path 40. The control signals may be provided to adjustable power supply circuitry 38 from storage and processing circuitry 16 or any other suitable control circuitry (e.g., circuitry implemented in baseband module 18, circuitry in transceiver circuits 14, etc.).
  • adjustable power supply circuitry 38 may be controlled by control signals received over control path 40. The control signals may be provided to adjustable power supply circuitry 38 from storage and processing circuitry 16 or any other suitable control circuitry (e.g., circuitry implemented in baseband module 18, circuitry in transceiver circuits 14, etc.).
  • Storage and processing circuitry 16 maintains a table of control settings or other stored information to be used in controlling power supply circuitry 38.
  • the table may include a list of bias voltages (Vcc values) that are to be supplied by adjustable power supply circuitry 38.
  • Vcc values bias voltages
  • path 40 e.g., analog control voltages or digital control signals
  • control signals that are supplied by circuitry 16 on path 40 may be used to adjust the magnitude of the positive power supply voltage Vcc (sometimes referred to as the amplifier bias) that is provided to power amplifier circuitry 20 and terminal 42 over path 42. These power supply voltage adjustments may be made during testing and during normal operation of device 10.
  • Vcc positive power supply voltage
  • Wireless communications circuitry in device 10 is characterized by metrics such as a wireless circuitry performance metric and a wireless circuitry power savings metric.
  • the values of these metrics may vary as a function of supply voltage (e.g., the supply voltage Vcc that is fed to the power amplifier circuitry), as shown in FIG. 2 .
  • Increasing supply voltage Vcc may increase a wireless circuitry performance metric (e.g., by improving ACLR), as indicated by curve 46.
  • Increasing supply voltage Vcc may, however, decrease the wireless circuitry power saving metric (e.g., by consuming more power), as indicated by dotted curve 48.
  • an optimum supply voltage for use during normal operation exists that takes both metrics into account (e.g., an optimum supply voltage may exist that provides desirable levels for both metrics).
  • radio-frequency power amplifier circuitry 20 is characterized by a performance metric such as an adjacent channel leakage ratio (ACLR).
  • ACLR adjacent channel leakage ratio
  • Power amplifier circuitry 20 may be used to transmit wireless signals in a desired radio
  • the performance of radio-frequency power amplifier circuitry 20 may, for example, be characterized by a performance metric such as an adjacent channel leakage ratio (ACLR).
  • Power amplifier circuitry 20 may be used to transmit wireless signals in a desired radio channel.
  • the adjacent channel leakage ratio is the ratio of out-of-channel power (e.g., an output power level of signals at frequencies outside of the desired radio channel) to in-channel power (e.g., an output power level of signals within the desired radio channel).
  • the adjacent channel leakage ratio may be expressed in terms of decibels relative to carrier (in-channel) signals (dBc).
  • the adjacent channel leakage ratio expressed using dBc may be calculated by evaluating ten multiplied by the base-ten logarithm of the ratio of the relevant power levels. For example, consider a scenario in which the out-of-channel power level is 10 uW and the in-channel carrier power level is 100 mW. The adjacent channel leakage ratio is therefore -40 dBc (10*log 10 (0.01 ⁇ 100)).
  • ACLR margin value may be calculated based on the adjacent channel leakage ratio.
  • ACLR margin may be defined as a target adjacent channel leakage ratio minus a measured adjacent channel leakage ratio, as shown in equation 1.
  • ACLR Margin ACLR TARG - ACLR MEAS
  • the target ACLR is set according to design criteria (e.g., a design specification).
  • the target ACLR may, for example, be -40 dB. In the scenario above in which the measured ACLR is -40 dBc, the ACLR margin is zero (-40 minus -40). In the scenario above in which the measured ACLR is -50 dBc, the ACLR margin is 10 dB (-40 minus -50). In general, a higher or more positive ACLR margin is more desirable.
  • ACLR margin increases with supply voltage Vcc, as shown in FIG. 3 .
  • Curves 50, 52, and 54 of FIG. 3 represent ACLR margin characteristics for power amplifier circuitry 20 of FIG. 1 operating at respective output power levels of P1, P2, and P3.
  • the output power levels may be expressed in terms of dBm (power relative to 1 mW in units of decibels).
  • power levels P1, P2, and P3 may be 10 dBm, 14 dBm, and 20 dBm, respectively.
  • Curves 50, 52, and 54 may characterize power amplifier circuitry 20 when operating in a given gain mode (e.g., a low gain mode or a high gain mode). In general, when circuitry 20 is transmitting signals at higher power levels at a fixed gain mode, circuitry 20 will experience more strain and therefore exhibit degraded linearity or lower ACLR margin. As a result, curve 52 may have lower ACLR margin values at each supply voltage level in comparison to curve 50. Similarly, curve 54 may exhibit lower ACLR margin at each voltage Vcc in comparison to curve 52. P2, and P3. Power levels P1, P2, and P3 may be 12 dBm, 16 dBm, and 24 dBm (as examples).
  • Curves 56, 58, and 60 may represent power amplifier circuitry 20 operating in a particular gain mode. Circuitry 20 that is transmitting signals at higher power levels at a fixed gain mode will consume more current. As a result, curve 56 may exhibit lower supply current values at each supply voltage level in comparison to curve 58. Similarly, curve 58 may have lower supply current levels at each voltage Vcc in comparison to curve 60. It would be desirable to bias circuitry 20 at lower supply voltage levels if power consumption were a primary concern, because a lower supply voltage consumes less current and therefore less power.
  • an optimum supply voltage for biasing the power amplifier circuitry can be determined.
  • the optimum supply voltage takes both metrics (e.g., ACLR margin and supply current Icc) into account.
  • a combined metric is calculated from these two metrics.
  • the combined metric is referred to as a cost function.
  • the cost function may be calculated by taking the product of the ACLR margin raised to a power k and a current savings ratio raised to a power j, as shown in equation 2.
  • Cost Function ACLR Margin k * I MEAS - I MAX / I MAX j and a current savings ratio raised to a power j, as shown in equation 2.
  • Cost Function ACLR Margin k * I MEAS - I MAX / I MAX j
  • the first product term (ACLR Margin raised to the k th power) may represent the power performance metric while the second product term (the current savings ratio raised to the j th power) may represent the power saving metric.
  • the current savings ratio is determined by subtracting a maximum supply current I MAX from a measured current I MEAS and then dividing that difference by the maximum supply current.
  • Currents I MEAS and I MAX represent currents that are fed to circuitry 20 over path 42 ( FIG. 1 ).
  • current I MAX represents the maximum current that is fed to the power amplifier circuitry operating at a maximum supply voltage (e.g., maximum Vcc).
  • Current I MEAS represents the actual measured current that flows through the power amplifier circuitry biased at a given supply voltage that is lower than the maximum supply voltage.
  • the current savings ratio has a negative value, because subtracting the maximum supply current from the measured current will yield a negative value.
  • Exponents k and j have values such as 1, 2, more than 2, less than 2, etc.
  • a higher (i.e., more positive) ACLR margin is more desirable.
  • a more negative current savings ratio is more desirable, because reducing current I MEAS lowers power consumption.
  • the cost function is defined as the product of the ACLR margin and the current savings ratio, a more negative cost function may be desirable. In scenarios in which the measured ACLR is greater than the target ACLR, ACLR margin would be negative, resulting in an overall positive cost function.
  • a positive cost function is generally undesirable, because it indicates that the power amplifier circuitry is exhibiting an adjacent channel leakage ratio that does not meet design criteria.
  • Values may be selected for exponents k and j that place more weight (emphasis) on one of the metrics than the other. For example, in design RF power amplifier circuitry that requires more linearity, exponent k may be set to two and exponent j may be set to one to put more emphasis on ACLR margin. When designing power amplifier circuitry that requires low power consumption, exponent j may be set to three and exponent k may be set to one (as an example). Exponents j and k may have other values to implement other suitable weighting schemes, if desired.
  • FIG. 5 plots the cost function (see, e.g., equation 2) versus supply voltage Vcc for the power amplifier circuitry at various operating conditions.
  • curves 62 and 64 may represent cost function characteristic curves for the power amplifier circuitry operating in the low gain mode with output power levels of 10 dBm and 12 dBm, respectively.
  • Curves 62 and 64 may be measured at a relatively low supply voltage range (e.g., 200 mV to 320 mV), because the output power level of 10 dBm and 12 dBm can be achieved at relatively low supply voltages levels. Curves 64 may have relatively worse (i.e., higher) cost function levels than curves 62, because outputting signals at a higher power level in the low gain mode places the power amplifier circuitry under more strain, thus degrading ACLR and increasing the cost function. The ACLR of curves 64 may be degraded so that ACLR margin becomes positive, resulting in positive cost function levels. In contrast, curves 62 may exhibit negative cost function values, indicating that the measured ACLR is at least below the target ACLR.
  • a relatively low supply voltage range e.g. 200 mV to 320 mV
  • Curves 66 may represent cost function characteristics for the power amplifier circuitry operating in the high gain mode with an output power level of 14 dBm. Curves 66 may be measured at the low supply voltage range (e.g., 200 mV to 320 mV). Curves 66 may exhibit relatively better (i.e., more negative) cost function levels than curves 64, because curves 66 is obtained in the high gain mode instead of the low gain mode used to obtain curves 64. Even though curves 66 represent a higher output level of 14 dBm in comparison to curves 64, the power amplifier circuitry operating in the high gain mode places the individual power amplifier stages under less strain, resulting in improved ACLR margin or a more negative cost function (see, e.g., FIG. 5 ).
  • Curves 68 may represent cost function characteristic curves for the power amplifier circuitry operating in the high gain mode with an output power level of 24 dBm (as an example). Curves 68 may be measured at a relatively higher supply voltage range (e.g., 500 mV to 650 mV), because the output power level of 24 dBm may be achieved at relatively higher supply voltages. Portions of curves 68 exhibit positive cost function levels, indicating that the power amplifier circuitry is placed under sufficient strain.
  • Each respective curve in each set of characteristic curves may represent a different power amplifier circuitry characteristic measured from a respective electronic device under test (DUT) that is tested under a particular transmit setting (e.g., each DUT is tested while operating under a same output power level, frequency, etc.).
  • Each respective curve measured from each DUT varies from one another due to random process variations. For example, a hundred DUTs may be tested individually to obtain a hundred corresponding curves.
  • the measured curves for each set of transmit settings may be averaged to compute an average cost function characteristic curve.
  • highlighted curve 61 represents the computed average cost function curve for curves 62
  • highlighted curve 63 represents the computed average cost function curve for curves 64
  • highlighted curve 65 represents the computed average cost function curve for curves 66
  • highlighted curve 67 represents the computed average cost function curve for curves 68.
  • the optimized settings loaded into device 10 may be calculated based on the average cost function curves. Optimized settings determined in this way may therefore be referred to as cost-function-derived optimized settings.
  • a set of characteristic curves may be obtained for power amplifier circuitry in a variety of operating conditions. Characteristic curves may be measured when devices are operating in different gain modes, at different supply voltage levels, at different frequency ranges (e.g., different radio channels), at different output power levels, etc. These characteristic curves are often U-shaped curves that have a minimum point (e.g., a point corresponding to the most negative cost function value). This minimum point may represent an operating point that provides a desired balance between ACLR margin and power saving.
  • test system 69 device under test (DUT) 10' is connected to test equipment 71 during device characterization, as shown in FIG. 6 .
  • Multiple DUTs 10' may be tested under each operating setting (e.g., in each gain mode, at each supply voltage level, at each frequency setting, at each output power levels, etc.) to obtain different sets of characteristic cost function curves.
  • a hundred, a thousand, or any desired number of devices may be tested for each operating setting (as an example).
  • An average cost function curve may be determined for each set of curves.
  • the amplifier bias voltage that corresponds to the minimum point of each average cost function curve may be stored in a table of optimized settings.
  • the table of cost-function-derived optimized settings may include an optimum supply voltage Vcc (i.e., a bias voltage level that is used to bias the power amplifier circuitry) that is optimized for a device operating in high gain mode at 12 dBm output power level at 900 MHz.
  • the table of optimized settings may be loaded onto device 10.
  • the optimized settings may be stored on storage and processing circuitry 16, as shown in FIG. 6 .
  • Device 10 may be used by a user to provide wireless communications in a wireless network.
  • FIG. 7 shows steps involved in testing an illustrative electronic device with power amplifier circuitry.
  • a user may select a given electronic device to be a device under test (DUT).
  • a device baseline current may be measured (step 72).
  • the baseline current may be the total current supplied to the circuitry.
  • a user may select a given electronic device to be a device under test (DUT).
  • a device baseline current may be measured (step 72).
  • the baseline current may be the total current supplied to the device under test when the power amplifier circuitry is inactive (e.g., turned off or unpowered).
  • test equipment e.g., test equipment 71 as shown in FIG. 6
  • the test equipment may further direct the device to be tuned to a desired radio channel for testing (step 76).
  • the test equipment may direct the power supply circuitry to supply the power amplifier circuitry with a desired supply voltage.
  • the test equipment may then direct the power amplifier circuitry to output signals at a requested output power level (step 80).
  • the test equipment may measure the actual output power level, the ACLR, and the total current flowing through the DUT.
  • the baseline current may be subtracted from the total current to determine the supply current Icc flowing through the power amplifier circuitry.
  • Processing may loop back to step 80 to measure additional output power levels, as indicated by path 84.
  • Processing may loop back to step 78 to measure additional supply voltage levels, as indicated by path 86.
  • Processing may loop back to step 76 to test additional radio channels, as indicated by path 88.
  • Processing may loop back to step 74 to test additional frequency bands, as indicated by path 90.
  • Processing may loop back to step 70 if it is desired to test additional devices, as indicated by path 92.
  • cost functions corresponding to the DUTs that have been measured may be computed (step 94).
  • optimum control settings may be identified by locating the minimum point on each cost function characteristic curve.
  • each minimum point corresponding to respective operating conditions may be loaded onto a device (step 98).
  • a table of cost-function-derived optimized settings may be loaded onto each device.
  • the table of optimized settings may include optimum power amplifier circuitry bias voltage levels that correspond to each operating condition (e.g., in each gain mode, at each supply voltage level, at each frequency setting, at each output power levels, etc.).
  • a device that has been provided with these optimized settings may operate in accordance with the optimum control settings (e.g., by selecting the optimal supply voltage to bias the power amplifier circuitry) depending on the operating conditions of the device.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Amplifiers (AREA)

Description

    Background
  • This invention relates generally to wireless communications circuitry, and more particularly, to ways in which to optimize wireless communications performance by making power amplifier bias adjustments.
  • Integrated circuits, often have wireless communications circuitry that includes radio-frequency power amplifiers. Radio-frequency power amplifiers are used to amplify radio-frequency signals for wireless transmission in a desired channel. power amplifiers directly decreases the supply current that flows through the radio-frequency power amplifiers, thereby saving power. Lowering the supply voltage, however, degrades power amplifier linearity. Degrading power amplifier linearity in this way may undesirably increase adjacent channel leakage ratio (e.g., the ratio of out-of-channel power to in-channel power).
  • It would therefore be desirable to be able to provide a method for determining an optimum supply voltage level to bias the radio-frequency power amplifiers to balance enhanced linearity with reduced power consumption.
  • EP 1601096 A1 discloses a bias voltage adjusting method and electronic loop circuit. US 2005/110562 A1 discloses a variable supply amplifier system. US 2006/068830 A1 discloses a signal configuration based transmitter adjustment in wireless communication devices.
  • Summary
  • Wireless communications circuitry and a method of testing a plurality of wireless electronic devices are provided as claimed in the appended claims. Electronic devices may include wireless communications circuitry. The wireless communications circuitry may include storage and processing circuitry, radio-frequency input-output circuits, radio-frequency power amplifier circuitry, adjustable power supply circuitry, and other wireless circuits.
  • The radio-frequency input-output circuits may feed signals to the power amplifier circuitry. The power amplifier circuitry amplifies the signals prior to wireless transmission. The power amplifier circuitry may include multiple power amplifier stages. The storage and processing circuitry may control these stages to place the power amplifier circuitry in a desired gain mode. For example, the power amplifier may be placed into a high gain mode by enabling all of the power amplifier stages or may be placed into a low gain mode by enabling one of the power amplifier stages.
  • The storage and processing circuitry may bias the power amplifier circuitry at a desired positive,power supply voltage. The power supply voltage may be supplied to each of the power amplifier stages. Adjustments to amplifier bias may be made to ensure adequate performance while minimizing power consumption.
  • The performance of the power amplifier circuitry is characterized by a linearity metric such as an adjacent channel leakage ratio (ACLR). The adjacent channel leakage ratio in a system is defined as the ratio of out-of-channel power to in-channel power. A small adjacent channel leakage ratio value is indicative of good amplifier linearity. ACLR margin may sometimes be used to quantify power amplifier circuitry performance. ACLR margin may be calculated by subtracting a measured ACLR from a target ACLR. ACLR margin may generally rise as supply voltage increases, reflecting improved amplifier linearity at elevated amplifier bias voltages.
  • During device characterization operations, the amount of supply current used by the power amplifier circuitry may be measured. Supply current will generally rise as supply voltage increases. Lower supply currents are desirable for lower power consumption. A current savings ratio may be determined by subtracting the maximum supply current from measured supply current and then dividing that difference by the maximum supply current. The maximum supply current is the maximum amount of current that is fed to the power amplifier circuitry when operating at its maximum supply voltage. A lower (i.e., more negative) current savings ratio may be desirable for improved power savings.
  • A cost function may be calculated by taking the product of the ACLR margin and the current savings ratio. Each factor may be raised to a desired exponent to provide a suitable weighting scheme. For example, the ACLR margin may be squared to place emphasis on amplifier linearity.
  • An electronic device may be tested at each operating point (e.g., in a desired gain mode, output a suitable weighting scheme. For example, the ACLR margin may be squared to place emphasis on amplifier linearity.
  • An electronic device may be tested at each operating point (e.g., in a desired gain mode, output power level, supply voltage level, frequency range, etc.) to obtain a set of cost function characteristic curves. Test equipment may be used to determine the minimum point on each cost function curve. The power supply voltage corresponding to the minimum point corresponds to an optimum supply voltage level for use by the device during normal operation. This optimum voltage biases the power amplifier circuitry so as to provide a desired balance between amplifier linearity and power consumption.
  • Further features of the present invention, its nature and various advantages will be more apparent from the accompanying drawings and the following detailed description.
  • Brief Description of the Drawings
    • FIG. 1 is a diagram of an illustrative electronic device with wireless communications circuitry in accordance with an embodiment of the present invention.
    • FIG. 2 is a graph showing how wireless circuitry performance and power saving metrics may vary with supply voltage in accordance with an embodiment of the present invention.
    • FIG. 3 is a plot illustrating how the adjacent channel leakage ratio (ACLR) of radio-frequency power amplifier circuitry may vary with supply voltage in accordance with an embodiment of the present invention.
    • FIG. 4 is a graph illustrating how supply current flowing through radio-frequency power amplifier circuitry may vary with supply voltage in accordance with an embodiment of the present invention.
    • FIG. 5 is a plot illustrating cost function characteristics for radio-frequency power amplifier circuitry at various operating conditions in accordance with an embodiment of the present invention.
    • FIG. 6 is a diagram showing how multiple devices may be tested to obtain a table of optimized settings in accordance with an embodiment of the present invention.
    • FIG. 7 is a flow chart of illustrative steps involved in determining optimum supply voltage settings for biasing radio-frequency power amplifier circuitry in accordance with an embodiment of the present invention.
    Detailed Description
  • This relates generally to wireless communications, and more particularly, to biasing wireless communications circuitry at optimum supply voltage levels in wireless electronic,devices.
  • The wireless electronic devices that are biased in this way may be portable electronic devices such as laptop computers or small portable computers of the type that are sometimes referred to as ultraportables. Portable electronic devices may also be somewhat smaller devices. The wireless electronic devices may be, for example, cellular telephones, media players with wireless communications capabilities, handheld computers (also sometimes called personal digital assistants), remote controllers, global positioning system (GPS) devices, and handheld gaming devices. Wireless electronic devices such as these may perform multiple functions. For example, a cellular telephone may include media player functionality and may have the ability to run games, email applications, web browsing applications, and other software.
  • An illustrative electronic device that includes wireless communications circuitry is shown in FIG. 1. As supply radio-frequency signals that are transmitted by antennas 34. During signal reception operations, circuitry 12 may accept radio-frequency signals that have been received by antennas 34.
  • The antenna structures and wireless communications circuitry of device 10 may support communications over any suitable wireless communications bands. For example, the wireless communications circuitry may be used to cover communications frequency bands such as cellular telephone voice and data bands at 850 MHz, 900 MHz, 1800 MHz, 1900 MHz, and the communications band at 2100 MHz band, the Wi-Fi® (IEEE 802.11) bands at 2.4 GHz and 5.0 GHz (also sometimes referred to as wireless local area network or WLAN bands), the Bluetooth® band at 2.4 GHz, and the global positioning system (GPS) band at 1575 MHz.
  • Device 10 can cover these communications bands and other suitable communications bands with proper configuration of the antenna structures in the wireless communications circuitry. Any suitable antenna structures may be used in device 10. For example, device 10 may have one antenna or may have multiple antennas. The antennas in device 10 may each be used to cover a single communications band or each antenna may cover multiple communications bands. If desired, one or more antennas may cover a single band while one or more additional antennas are each used to cover multiple bands.
  • Device 10 includes storage and processing circuitry such as storage and processing circuitry 16. Storage and processing circuitry 16 may include one or more different types of storage such as hard disk drive storage, nonvolatile memory (e.g., flash memory or other electrically-programmable-read-only memory), volatile memory (e.g., static or dynamic random-access-memory), more different types of storage such as hard disk drive storage, nonvolatile memory (e.g., flash memory or other electrically-programmable-read-only memory), volatile memory (e.g., static or dynamic random-access-memory), etc. Storage and processing circuitry 16 may be used in controlling the operation of device 10. Processing circuitry in circuitry 16 may be based on processors such as microprocessors, microcontrollers, digital signal processors, dedicated processing circuits, power management circuits, audio and video chips, radio-frequency transceiver processing circuits, radio-frequency integrated circuits of the type that are sometimes referred to as baseband modules, and other suitable integrated circuits.
  • Storage and processing circuitry 16 may be used in implementing suitable communications protocols. Communications protocols that may be implemented using storage and processing circuitry 16 include internet protocols, wireless local area network protocols (e.g., IEEE 802.11 protocols -- sometimes referred to as Wi-Fi®), protocols for other short-range wireless communications links such as the Bluetooth® protocol, protocols for handling 2G cellular telephone communications services, 3G communications protocols, 4G communications protocols, etc.
  • Data signals that are to be transmitted by device 10 may be provided to baseband module 18. Baseband module 18 may be implemented using a single integrated circuit (e.g., a baseband processor integrated circuit) or using multiple integrated circuits.
  • Baseband processor 18 may receive signals to be transmitted over antenna 34 over path 13 from storage and processing circuitry 16. Baseband processor 18 may provide signals that are to be transmitted to transmitter circuitry within RF transceiver circuitry 14. The transmitter circuitry may be coupled to radio-frequency power amplifier circuitry 20 via transmit path 26. Path 13 may also carry control signals from storage and processing circuitry 16. These control signals may be used to control the power of the radio-frequency signals that the transmitter circuitry within transceiver circuitry 14 supplies to the input of power amplifiers 20 via path 26. This transmitted radio-frequency signal power level is sometimes referred to herein as Pin, because it represents the input power to power amplifier circuitry 20.
  • During data transmission, power amplifier circuitry 20 may boost the output power of transmitted signals to a sufficiently high level to ensure adequate signal transmission. Circuitry 28 may contain a radio-frequency duplexer and other radio-frequency output stage circuitry such as radio-frequency switches and passive elements. Switches may, if desired, be used to switch the wireless circuitry between a transmitting mode and a receiving mode. Duplex filter 28 may be used to route input and output signals based on their frequency.
  • Matching circuitry 32 may include a network of passive components such as resistors, inductors, and capacitors and ensures that antenna structures 34 are impedance matched to the rest of the wireless circuitry. Wireless signals that are received by antenna structures 34 may be passed to receiver circuitry in transceiver circuitry 14 over a receive path such as path 36.
  • Each radio-frequency power amplifier (e.g., each power amplifier in power amplifier circuitry 20) may include one or more power amplifier stages such as stages 22. As an example, each power amplifier may be used to handle a separate communications band and each such power signals from storage and processing circuitry 16 may be used to selectively enable and disable stages 22 using control path 44.
  • By enabling and disabling stages 22 selectively, the power amplifier may be placed into different gain modes. For example, the power amplifier may be placed into a high gain mode by enabling all three of power amplifier stages 22 or may be placed into a low gain mode by enabling two of the power amplifier stages. Other configurations may be used if desired. For example, a very low gain mode may be supported by turning on only one of three gain stages or arrangements with more than three gain mode settings may be provided by selectively enabling other combinations of gain stages (e.g., in power amplifiers with three or more than three gains stages).
  • Device 10 includes adjustable power supply circuitry such as power supply circuitry 38. Adjustable power supply circuitry 38 may be controlled by control signals received over control path 40. The control signals may be provided to adjustable power supply circuitry 38 from storage and processing circuitry 16 or any other suitable control circuitry (e.g., circuitry implemented in baseband module 18, circuitry in transceiver circuits 14, etc.).
  • Storage and processing circuitry 16 maintains a table of control settings or other stored information to be used in controlling power supply circuitry 38. The table may include a list of bias voltages (Vcc values) that are to be supplied by adjustable power supply circuitry 38. Based on the known operating conditions of circuitry 44 such as its current transmission mode (a high gain mode or a low gain mode), the desired output power value Pout to be produced by power amplifier circuitry 20 (e.g., the output power from amplifier 20 as measured at output 30 of duplex filter 28), the desired transmit frequency, and based on the values of the control settings in the table, storage and processing circuitry 16 may generate appropriate control signals on path 40 (e.g., analog control voltages or digital control signals).
  • The control signals that are supplied by circuitry 16 on path 40 may be used to adjust the magnitude of the positive power supply voltage Vcc (sometimes referred to as the amplifier bias) that is provided to power amplifier circuitry 20 and terminal 42 over path 42. These power supply voltage adjustments may be made during testing and during normal operation of device 10.
  • Wireless communications circuitry in device 10 is characterized by metrics such as a wireless circuitry performance metric and a wireless circuitry power savings metric. The values of these metrics may vary as a function of supply voltage (e.g., the supply voltage Vcc that is fed to the power amplifier circuitry), as shown in FIG. 2. Increasing supply voltage Vcc may increase a wireless circuitry performance metric (e.g., by improving ACLR), as indicated by curve 46. Increasing supply voltage Vcc may, however, decrease the wireless circuitry power saving metric (e.g., by consuming more power), as indicated by dotted curve 48. In this scenario, an optimum supply voltage for use during normal operation exists that takes both metrics into account (e.g., an optimum supply voltage may exist that provides desirable levels for both metrics).
  • The performance of radio-frequency power amplifier circuitry 20 is characterized by a performance metric such as an adjacent channel leakage ratio (ACLR). Power amplifier circuitry 20 may be used to transmit wireless signals in a desired radio
  • The performance of radio-frequency power amplifier circuitry 20 may, for example, be characterized by a performance metric such as an adjacent channel leakage ratio (ACLR). Power amplifier circuitry 20 may be used to transmit wireless signals in a desired radio channel. The adjacent channel leakage ratio is the ratio of out-of-channel power (e.g., an output power level of signals at frequencies outside of the desired radio channel) to in-channel power (e.g., an output power level of signals within the desired radio channel).
  • The adjacent channel leakage ratio may be expressed in terms of decibels relative to carrier (in-channel) signals (dBc). The adjacent channel leakage ratio expressed using dBc may be calculated by evaluating ten multiplied by the base-ten logarithm of the ratio of the relevant power levels. For example, consider a scenario in which the out-of-channel power level is 10 uW and the in-channel carrier power level is 100 mW. The adjacent channel leakage ratio is therefore -40 dBc (10*log10(0.01÷100)).
  • Consider another scenario in which the out-of-channel power level is 1 uW and the in-channel carrier power level is 100 mW. The adjacent channel leakage ratio in this situation is -50 dBc (10*log10(0.001÷100)).
  • It is desirable to have good out-of-channel rejection (i.e., a small adjacent channel leakage ratio). It may therefore be desirable to obtain a more negative adjacent channel leakage ratio when expressed in terms of dBc, because taking the logarithm of a smaller ratio produces a more negative result.
  • An ACLR margin value may be calculated based on the adjacent channel leakage ratio. ACLR margin may be defined as a target adjacent channel leakage ratio minus a measured adjacent channel leakage ratio, as shown in equation 1. ACLR Margin = ACLR TARG - ACLR MEAS
    Figure imgb0001

    The target ACLR is set according to design criteria (e.g., a design specification). The target ACLR may, for example, be -40 dB. In the scenario above in which the measured ACLR is -40 dBc, the ACLR margin is zero (-40 minus -40). In the scenario above in which the measured ACLR is -50 dBc, the ACLR margin is 10 dB (-40 minus -50). In general, a higher or more positive ACLR margin is more desirable.
  • In general, ACLR margin increases with supply voltage Vcc, as shown in FIG. 3. Curves 50, 52, and 54 of FIG. 3 represent ACLR margin characteristics for power amplifier circuitry 20 of FIG. 1 operating at respective output power levels of P1, P2, and P3. The output power levels may be expressed in terms of dBm (power relative to 1 mW in units of decibels). For example, power levels P1, P2, and P3 may be 10 dBm, 14 dBm, and 20 dBm, respectively.
  • Curves 50, 52, and 54 may characterize power amplifier circuitry 20 when operating in a given gain mode (e.g., a low gain mode or a high gain mode). In general, when circuitry 20 is transmitting signals at higher power levels at a fixed gain mode, circuitry 20 will experience more strain and therefore exhibit degraded linearity or lower ACLR margin. As a result, curve 52 may have lower ACLR margin values at each supply voltage level in comparison to curve 50. Similarly, curve 54 may exhibit lower ACLR margin at each voltage Vcc in comparison to curve 52. P2, and P3. Power levels P1, P2, and P3 may be 12 dBm, 16 dBm, and 24 dBm (as examples).
  • Curves 56, 58, and 60 may represent power amplifier circuitry 20 operating in a particular gain mode. Circuitry 20 that is transmitting signals at higher power levels at a fixed gain mode will consume more current. As a result, curve 56 may exhibit lower supply current values at each supply voltage level in comparison to curve 58. Similarly, curve 58 may have lower supply current levels at each voltage Vcc in comparison to curve 60. It would be desirable to bias circuitry 20 at lower supply voltage levels if power consumption were a primary concern, because a lower supply voltage consumes less current and therefore less power.
  • From a performance perspective, it is desirable to operate the power amplifier circuitry at higher supply voltages (see, e.g., FIG. 3). From a power savings perspective, it is desirable to operate the power amplifier circuitry at lower supply voltages (see, e.g., FIG. 4). During device characterization, an optimum supply voltage for biasing the power amplifier circuitry can be determined. The optimum supply voltage takes both metrics (e.g., ACLR margin and supply current Icc) into account.
  • A combined metric is calculated from these two metrics. The combined metric is referred to as a cost function. The cost function may be calculated by taking the product of the ACLR margin raised to a power k and a current savings ratio raised to a power j, as shown in equation 2. Cost Function = ACLR Margin k * I MEAS - I MAX / I MAX j
    Figure imgb0002
    and a current savings ratio raised to a power j, as shown in equation 2. Cost Function = ACLR Margin k * I MEAS - I MAX / I MAX j
    Figure imgb0003

    The first product term (ACLR Margin raised to the kth power) may represent the power performance metric while the second product term (the current savings ratio raised to the jth power) may represent the power saving metric. The current savings ratio is determined by subtracting a maximum supply current IMAX from a measured current IMEAS and then dividing that difference by the maximum supply current. Currents IMEAS and IMAX represent currents that are fed to circuitry 20 over path 42 (FIG. 1).
  • For example, current IMAX represents the maximum current that is fed to the power amplifier circuitry operating at a maximum supply voltage (e.g., maximum Vcc). Current IMEAS represents the actual measured current that flows through the power amplifier circuitry biased at a given supply voltage that is lower than the maximum supply voltage. The current savings ratio has a negative value, because subtracting the maximum supply current from the measured current will yield a negative value. Exponents k and j have values such as 1, 2, more than 2, less than 2, etc.
  • As described in connection with FIG. 3, a higher (i.e., more positive) ACLR margin is more desirable. According to equation 2, a more negative current savings ratio is more desirable, because reducing current IMEAS lowers power consumption. Because the cost function is defined as the product of the ACLR margin and the current savings ratio, a more negative cost function may be desirable. In scenarios in which the measured ACLR is greater than the target ACLR, ACLR margin would be negative, resulting in an overall positive cost function. A positive cost function is generally undesirable, because it indicates that the power amplifier circuitry is exhibiting an adjacent channel leakage ratio that does not meet design criteria.
  • Values may be selected for exponents k and j that place more weight (emphasis) on one of the metrics than the other. For example, in design RF power amplifier circuitry that requires more linearity, exponent k may be set to two and exponent j may be set to one to put more emphasis on ACLR margin. When designing power amplifier circuitry that requires low power consumption, exponent j may be set to three and exponent k may be set to one (as an example). Exponents j and k may have other values to implement other suitable weighting schemes, if desired.
  • FIG. 5 plots the cost function (see, e.g., equation 2) versus supply voltage Vcc for the power amplifier circuitry at various operating conditions. For example, curves 62 and 64 may represent cost function characteristic curves for the power amplifier circuitry operating in the low gain mode with output power levels of 10 dBm and 12 dBm, respectively.
  • Curves 62 and 64 may be measured at a relatively low supply voltage range (e.g., 200 mV to 320 mV), because the output power level of 10 dBm and 12 dBm can be achieved at relatively low supply voltages levels. Curves 64 may have relatively worse (i.e., higher) cost function levels than curves 62, because outputting signals at a higher power level in the low gain mode places the power amplifier circuitry under more strain, thus degrading ACLR and increasing the cost function. The ACLR of curves 64 may be degraded so that ACLR margin becomes positive, resulting in positive cost function levels. In contrast, curves 62 may exhibit negative cost function values, indicating that the measured ACLR is at least below the target ACLR.
  • Curves 66 may represent cost function characteristics for the power amplifier circuitry operating in the high gain mode with an output power level of 14 dBm. Curves 66 may be measured at the low supply voltage range (e.g., 200 mV to 320 mV). Curves 66 may exhibit relatively better (i.e., more negative) cost function levels than curves 64, because curves 66 is obtained in the high gain mode instead of the low gain mode used to obtain curves 64. Even though curves 66 represent a higher output level of 14 dBm in comparison to curves 64, the power amplifier circuitry operating in the high gain mode places the individual power amplifier stages under less strain, resulting in improved ACLR margin or a more negative cost function (see, e.g., FIG. 5).
  • Curves 68 may represent cost function characteristic curves for the power amplifier circuitry operating in the high gain mode with an output power level of 24 dBm (as an example). Curves 68 may be measured at a relatively higher supply voltage range (e.g., 500 mV to 650 mV), because the output power level of 24 dBm may be achieved at relatively higher supply voltages. Portions of curves 68 exhibit positive cost function levels, indicating that the power amplifier circuitry is placed under sufficient strain.
  • Each respective curve in each set of characteristic curves may represent a different power amplifier circuitry characteristic measured from a respective electronic device under test (DUT) that is tested under a particular transmit setting (e.g., each DUT is tested while operating under a same output power level, frequency, etc.). Each respective curve measured from each DUT varies from one another due to random process variations. For example, a hundred DUTs may be tested individually to obtain a hundred corresponding curves. The measured curves for each set of transmit settings may be averaged to compute an average cost function characteristic curve. For example, highlighted curve 61 represents the computed average cost function curve for curves 62, highlighted curve 63 represents the computed average cost function curve for curves 64, highlighted curve 65 represents the computed average cost function curve for curves 66, and highlighted curve 67 represents the computed average cost function curve for curves 68. The optimized settings loaded into device 10 may be calculated based on the average cost function curves. Optimized settings determined in this way may therefore be referred to as cost-function-derived optimized settings.
  • During device characterization operations, a set of characteristic curves (e.g., curves 62, 64, 66, 68, etc.) may be obtained for power amplifier circuitry in a variety of operating conditions. Characteristic curves may be measured when devices are operating in different gain modes, at different supply voltage levels, at different frequency ranges (e.g., different radio channels), at different output power levels, etc. These characteristic curves are often U-shaped curves that have a minimum point (e.g., a point corresponding to the most negative cost function value). This minimum point may represent an operating point that provides a desired balance between ACLR margin and power saving. During normal operation, it may be desirable to bias the power amplifier circuitry with an optimum voltage supply level that corresponds to the minimum point of the average cost function curve to obtain the minimum cost function. This table) that allows that device to operate at the optimum level during use by a user.
  • In test system 69, device under test (DUT) 10' is connected to test equipment 71 during device characterization, as shown in FIG. 6. Multiple DUTs 10' may be tested under each operating setting (e.g., in each gain mode, at each supply voltage level, at each frequency setting, at each output power levels, etc.) to obtain different sets of characteristic cost function curves. A hundred, a thousand, or any desired number of devices may be tested for each operating setting (as an example).
  • An average cost function curve may be determined for each set of curves. The amplifier bias voltage that corresponds to the minimum point of each average cost function curve may be stored in a table of optimized settings. For example, the table of cost-function-derived optimized settings may include an optimum supply voltage Vcc (i.e., a bias voltage level that is used to bias the power amplifier circuitry) that is optimized for a device operating in high gain mode at 12 dBm output power level at 900 MHz.
  • During manufacturing processes, the table of optimized settings may be loaded onto device 10. The optimized settings may be stored on storage and processing circuitry 16, as shown in FIG. 6. Device 10 may be used by a user to provide wireless communications in a wireless network.
  • FIG. 7 shows steps involved in testing an illustrative electronic device with power amplifier circuitry. At step 70, a user may select a given electronic device to be a device under test (DUT). A device baseline current may be measured (step 72). The baseline current may be the total current supplied to the circuitry. At step 70, a user may select a given electronic device to be a device under test (DUT). A device baseline current may be measured (step 72). The baseline current may be the total current supplied to the device under test when the power amplifier circuitry is inactive (e.g., turned off or unpowered).
  • At step 74, test equipment (e.g., test equipment 71 as shown in FIG. 6) that is connected to the device may direct the CUT to operate in a specific frequency band (step 74). The test equipment may further direct the device to be tuned to a desired radio channel for testing (step 76).
  • At step 78, the test equipment may direct the power supply circuitry to supply the power amplifier circuitry with a desired supply voltage. The test equipment may then direct the power amplifier circuitry to output signals at a requested output power level (step 80).
  • At step 82, the test equipment may measure the actual output power level, the ACLR, and the total current flowing through the DUT. The baseline current may be subtracted from the total current to determine the supply current Icc flowing through the power amplifier circuitry.
  • Obtaining the output power level, ACLR, and current Icc in this way produces a data point for the cost function plot. Processing may loop back to step 80 to measure additional output power levels, as indicated by path 84. Processing may loop back to step 78 to measure additional supply voltage levels, as indicated by path 86. Processing may loop back to step 76 to test additional radio channels, as indicated by path 88. Processing may loop back to step 74 to test additional frequency bands, as indicated by path 90. Processing may loop back to step 70 if it is desired to test additional devices, as indicated by path 92.
  • Once sufficient data is collected, cost functions corresponding to the DUTs that have been measured may be computed (step 94). At step 96, optimum control settings may be identified by locating the minimum point on each cost function characteristic curve. During manufacturing, each minimum point corresponding to respective operating conditions may be loaded onto a device (step 98). For example, a table of cost-function-derived optimized settings may be loaded onto each device. The table of optimized settings may include optimum power amplifier circuitry bias voltage levels that correspond to each operating condition (e.g., in each gain mode, at each supply voltage level, at each frequency setting, at each output power levels, etc.).
  • At step 100, a device that has been provided with these optimized settings may operate in accordance with the optimum control settings (e.g., by selecting the optimal supply voltage to bias the power amplifier circuitry) depending on the operating conditions of the device.
  • The foregoing is merely illustrative of the principles of this invention and various modifications can be made by those skilled in the art without departing from the scope of the invention. The foregoing embodiments may be implemented individually or in any combination.

Claims (14)

  1. Wireless communications circuitry (10) on an electronic device, comprising:
    radio-frequency power amplifier circuitry (20) that is configured to amplify radio-frequency signals that after amplifying, are transmitted from the electronic device;
    adjustable power supply circuitry (38) that is configured to supply an adjustable power supply voltage to the radio-frequency power amplifier circuitry (20); and
    storage and processing circuitry (16) that is configured to store cost-function-derived optimum operating settings for the radio-frequency power amplifier circuitry (20) and that is configured to use the cost-function-derived optimum operating settings in adjusting the adjustable power supply circuitry (38) to supply the adjustable power supply voltage
    characterized in that:
    the storage and processing circuitry (16) is configured to store cost-function-derived optimum operating settings that are produced by an average cost function that is based on a linearity metric and a power saving metric.
  2. The wireless communications circuitry defined in claim 1, wherein the storage and processing circuitry (16) is configured to store cost-function-derived optimum operating settings that are produced by an average cost function that is based on adjacent channel leakage ratio and a power saving metric and wherein the adjacent channel leakage ratio is raised to a given exponent value.
  3. The wireless communications circuitry defined in any preceding claim, wherein the storage and processing circuitry (16) is configured to store cost-function-derived optimum operating settings that are produced by an average cost function that is based on a linearity metric and a current savings ratio and wherein the current savings ratio is raised to a given exponent value.
  4. The wireless communications circuitry defined in any preceding claim, wherein the storage and processing circuitry (16) is configured to store cost-function-derived optimum operating settings that are produced by an average cost function that is based on adjacent channel leakage ratio and a current savings ratio, wherein the adjacent channel leakage ratio is raised to a first exponent value and wherein the current savings ratio is raised to a second exponent value, and wherein the second exponent value is different from the first exponent value.
  5. The wireless communications circuitry defined in any preceding claim, wherein the storage and processing circuitry (16) is configured to store cost-function-derived optimum operating settings that are produced by an average cost function that is based on adjacent channel leakage ratio and a current savings ratio, wherein the adjacent channel leakage ratio is raised to a given exponent value, and wherein the current savings ratio is raised to the given exponent value.
  6. A method of testing a plurality of wireless electronic devices having storage and processing circuitry (16) and power amplifier circuitry (20), comprising:
    with the storage and processing circuitry of each wireless electronic device, configuring that wireless electronic device to operate under a given operating condition;
    characterized in that:
    with test equipment (71), measuring a linearity metric of the power amplifier circuitry (20) for each wireless electronic device while that wireless electronic device is operating under the given operating condition;
    with the test equipment (71), measuring a power saving metric of the power amplifier circuitry (20) for each wireless electronic device while that wireless electronic device is operating under the given operating condition; and
    with the test equipment (71), computing a cost function value for each wireless electronic device by taking a product of the linearity metric and the power saving metric for that wireless electronic device.
  7. The method defined in claim 6, wherein configuring each wireless electronic device to operate under the given operating condition comprises:
    configuring that wireless electronic device to transmit wireless signals with the power amplifier circuitry (20) at a common output power level using a given gain mode.
  8. The method defined in claim 7, wherein measuring the linearity metric of the power amplifier circuitry (20) comprises measuring an adjacent channel leakage ratio.
  9. The method defined in claim 8, wherein measuring the power saving metric of the power amplifier circuitry (20) for each wireless electronic device comprises:
    measuring a baseline current for that wireless electronic device while the power amplifier circuitry for that wireless electronic device is turned off; and
    measuring a total supply current for that wireless electronic device while the power amplifier circuitry for that wireless electronic device is turned on.
  10. The method defined in claim 9, wherein computing the cost function further comprises:
    raising the adjacent channel leakage ratio to a first exponent value to obtain the performance metric;
    computing a current savings ratio based on the baseline current and the total supply current; and
    raising the current savings ratio to a second exponent value to obtain the power saving metric.
  11. The method defined in claim 10, further comprising:
    with the test equipment (71), computing an average cost function characteristic curve based on the cost function values measured from the plurality of wireless electronic devices.
  12. The method defined in claim 11, further comprising:
    with the test equipment (71), determining an optimum power amplifier bias voltage level that corresponds to a minimum point on the average cost function characteristic curve.
  13. The method defined in claim 12, further comprising:
    with the test equipment (71), storing the optimum power amplifier bias voltage level in a table of cost-function-derived optimized settings.
  14. The method defined in claim 13, further comprising:
    with the test equipment (71), obtaining additional optimum power amplifier bias voltage levels by testing each of the wireless electronic devices at additional output power levels; and
    with the test equipment (71), storing the additional optimum power amplifier bias voltage levels in the table of cost-function-derived optimized settings.
EP11714198.6A 2010-04-15 2011-04-01 Methods for determining optimum power supply voltages for radio-frequency power amplifier circuitry Active EP2550735B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/761,219 US8583062B2 (en) 2010-04-15 2010-04-15 Methods for determining optimum power supply voltages for radio-frequency power amplifier circuitry
PCT/US2011/030895 WO2011130021A1 (en) 2010-04-15 2011-04-01 Methods for determining optimum power supply voltages for radio-frequency power amplifier circuitry

Publications (2)

Publication Number Publication Date
EP2550735A1 EP2550735A1 (en) 2013-01-30
EP2550735B1 true EP2550735B1 (en) 2015-11-11

Family

ID=44123386

Family Applications (1)

Application Number Title Priority Date Filing Date
EP11714198.6A Active EP2550735B1 (en) 2010-04-15 2011-04-01 Methods for determining optimum power supply voltages for radio-frequency power amplifier circuitry

Country Status (6)

Country Link
US (2) US8583062B2 (en)
EP (1) EP2550735B1 (en)
KR (1) KR101411217B1 (en)
CN (1) CN102906997B (en)
TW (1) TWI466439B (en)
WO (1) WO2011130021A1 (en)

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8537942B2 (en) * 2012-01-24 2013-09-17 Litepoint Corporation System and method of maintaining correction of DC offsets in frequency down-converted data signals
KR102329763B1 (en) 2014-11-26 2021-11-23 삼성전자주식회사 Power Controlling Method for communication and electronic device supporting the same
US10122440B2 (en) * 2015-06-24 2018-11-06 Hughes Network Systems, Llc Remote spectrum analysis
CN106452383A (en) * 2015-08-06 2017-02-22 中兴通讯股份有限公司 Method and device for adjusting power amplifier
CN106465280B (en) * 2015-09-10 2019-11-26 华为技术有限公司 A kind of power regulating method and equipment
US9871601B2 (en) * 2015-09-14 2018-01-16 Litepoint Corporation Method for testing a low power radio frequency (RF) data packet signal transceiver
CN106060905B (en) * 2016-05-17 2019-06-11 Oppo广东移动通信有限公司 A kind of method and device improving mobile terminal radio frequency power consumption
US9860848B2 (en) * 2016-05-31 2018-01-02 Apple Inc. Baseband power estimation and feedback mechanism
CN106569539B (en) * 2016-10-31 2018-04-17 努比亚技术有限公司 A kind of method and device, the terminal of bias voltage compensation
CN108990140B (en) * 2018-08-31 2021-08-17 北京小米移动软件有限公司 Method for determining radio frequency power and electronic equipment
CN110896330B (en) * 2018-09-12 2022-07-12 广东新岸线科技有限公司 Transmitting power calibration method and device suitable for multiple frequency points and multiple power points
CN111010726B (en) * 2019-12-24 2023-04-18 上海闻泰信息技术有限公司 Method, device, equipment and medium for determining radio frequency communication configuration parameters
US11218118B2 (en) * 2020-03-30 2022-01-04 Analog Devices International Unlimited Company Linearity optimizer for a millimeter-wave beamforming system
CN112578214B (en) * 2020-12-24 2022-10-18 Oppo广东移动通信有限公司 Power amplifier test method, device and system and electronic equipment
TWI806675B (en) * 2022-06-23 2023-06-21 瑞昱半導體股份有限公司 Transmitter and power calibration method

Family Cites Families (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5230342A (en) 1991-08-30 1993-07-27 Baxter International Inc. Blood pressure monitoring technique which utilizes a patient's supraorbital artery
US6008698A (en) 1998-05-18 1999-12-28 Omnipoint Corporation Amplifier with dynamically adaptable supply current
DE69833635T2 (en) 1998-12-14 2007-01-18 Alcatel Amplification arrangement with voltage amplification and reduced power consumption
US6178313B1 (en) 1998-12-31 2001-01-23 Nokia Mobile Phones Limited Control of gain and power consumption in a power amplifier
WO2002061938A1 (en) * 2001-01-31 2002-08-08 Fujitsu Limited Distortion compensation apparatus
US6725021B1 (en) 2002-06-20 2004-04-20 Motorola, Inc. Method for tuning an envelope tracking amplification system
US7493094B2 (en) * 2005-01-19 2009-02-17 Micro Mobio Corporation Multi-mode power amplifier module for wireless communication devices
GB2393595B (en) * 2002-09-26 2007-04-04 Qualcomm A transmitter and a method of calibrating power in signals output from a transmitter
US7026868B2 (en) 2003-11-20 2006-04-11 Northrop Grumman Corporation Variable supply amplifier system
EP1569330B8 (en) 2004-02-20 2006-06-28 Research In Motion Limited Method and apparatus for improving power amplifier efficiency in wireless communication systems having high peak to average power ratios
EP1601096A1 (en) * 2004-05-27 2005-11-30 Alcatel Bias voltage adjusting method and electronic loop circuit
US8521204B2 (en) 2004-09-30 2013-08-27 Motorola Mobility Llc Signal configuration based transmitter adjustment in wireless communication devices
US20060084398A1 (en) 2004-10-15 2006-04-20 Maciej Chmiel Method and apparatus for predictively optimizing efficiency of a radio frequency (RF) power amplifier
JP4583967B2 (en) 2005-02-23 2010-11-17 パナソニック株式会社 High frequency power amplifier and output power adjustment method thereof
US7474149B2 (en) 2005-03-25 2009-01-06 Pulsewave Rf, Inc. Radio frequency power amplifier and method using a controlled supply
JP4750463B2 (en) * 2005-05-11 2011-08-17 ルネサスエレクトロニクス株式会社 High frequency power amplifier, transmitter using the same, and mobile communication terminal
US7634240B2 (en) * 2006-01-31 2009-12-15 Motorola, Inc. Method and apparatus for controlling a supply voltage to a power amplifier
US20080171523A1 (en) * 2006-12-20 2008-07-17 Sony Ericsson Mobile Communications Ab Power Amplifier Bias Control
KR100880448B1 (en) * 2007-08-10 2009-01-29 한국전자통신연구원 Low power consumptive mixed mode power amplifier
US8255009B2 (en) 2008-04-25 2012-08-28 Apple Inc. Radio frequency communications circuitry with power supply voltage and gain control
US8331883B2 (en) * 2008-10-30 2012-12-11 Apple Inc. Electronic devices with calibrated radio frequency communications circuitry
US8165642B2 (en) * 2009-05-13 2012-04-24 Apple Inc. Electronic device with data-rate-dependent power amplifier bias
US8406706B2 (en) * 2010-05-20 2013-03-26 Lg Electronics Inc. Mobile terminal and method of controlling a driving voltage of a power amplifier therein

Also Published As

Publication number Publication date
TWI466439B (en) 2014-12-21
WO2011130021A1 (en) 2011-10-20
KR20130025894A (en) 2013-03-12
TW201220681A (en) 2012-05-16
US8913973B2 (en) 2014-12-16
US8583062B2 (en) 2013-11-12
CN102906997A (en) 2013-01-30
KR101411217B1 (en) 2014-06-23
EP2550735A1 (en) 2013-01-30
US20110256838A1 (en) 2011-10-20
US20130072129A1 (en) 2013-03-21
CN102906997B (en) 2016-01-27

Similar Documents

Publication Publication Date Title
EP2550735B1 (en) Methods for determining optimum power supply voltages for radio-frequency power amplifier circuitry
EP2182641B1 (en) Electronic devices with calibrated radio frequency communications circuitry
US8831529B2 (en) Wireless communications circuitry with temperature compensation
US8983395B2 (en) Methods and apparatus for testing radio-frequency power amplifier performance
US9031522B2 (en) Envelope power supply calibration of a multi-mode radio frequency power amplifier
EP2625788B1 (en) Wireless transceiver with amplifier bias adjusted based on modulation scheme and transmit power feedback
US8116703B2 (en) Wireless transmitter calibration using device receiver
US9071302B2 (en) Radio-frequency power amplifier circuitry with power supply voltage optimization capabilities
US20110175681A1 (en) Radio frequency power amplifier and wireless communication device including the same
US20140378188A1 (en) Wireless communications circuit for improving current consumption and rf performance
US9071975B2 (en) Radio-frequency power amplifier circuitry with linearity optimization capabilities
JP2011234155A (en) Transmitter
US8805306B2 (en) Method for determining optimum power amplifier configurations using list mode testing
US11374543B2 (en) Amplifier system with reduced voltage swing
US9264077B2 (en) Mobile communications device including an RF transmitter providing impedance fluctuation dampening and related methods
EP2151062B1 (en) Increasing sensitivity of radio receiver

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20121023

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

DAX Request for extension of the european patent (deleted)
17Q First examination report despatched

Effective date: 20140130

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

INTG Intention to grant announced

Effective date: 20150601

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REG Reference to a national code

Ref country code: CH

Ref legal event code: EP

REG Reference to a national code

Ref country code: IE

Ref legal event code: FG4D

REG Reference to a national code

Ref country code: AT

Ref legal event code: REF

Ref document number: 760890

Country of ref document: AT

Kind code of ref document: T

Effective date: 20151215

REG Reference to a national code

Ref country code: DE

Ref legal event code: R096

Ref document number: 602011021369

Country of ref document: DE

REG Reference to a national code

Ref country code: LT

Ref legal event code: MG4D

REG Reference to a national code

Ref country code: NL

Ref legal event code: MP

Effective date: 20160211

REG Reference to a national code

Ref country code: AT

Ref legal event code: MK05

Ref document number: 760890

Country of ref document: AT

Kind code of ref document: T

Effective date: 20151111

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: NL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: LT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: HR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: NO

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160211

Ref country code: ES

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: IS

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160311

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: RS

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: AT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: PT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160311

Ref country code: GR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160212

Ref country code: FI

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: PL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: LV

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: CZ

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

REG Reference to a national code

Ref country code: DE

Ref legal event code: R097

Ref document number: 602011021369

Country of ref document: DE

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: SM

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: RO

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: SK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: EE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: BE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160430

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20160812

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SI

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

REG Reference to a national code

Ref country code: CH

Ref legal event code: PL

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20160401

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: BE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: LU

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160401

REG Reference to a national code

Ref country code: IE

Ref legal event code: MM4A

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST

Effective date: 20161230

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160401

Ref country code: LI

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160430

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160502

Ref country code: CH

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160430

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160401

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: HU

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT; INVALID AB INITIO

Effective date: 20110401

Ref country code: CY

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: MT

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160430

Ref country code: MC

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: TR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

Ref country code: MK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: BG

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: AL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20151111

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20230307

Year of fee payment: 13