EP0649579B1 - Circuit for driving a half-bridge - Google Patents

Circuit for driving a half-bridge Download PDF

Info

Publication number
EP0649579B1
EP0649579B1 EP94912666A EP94912666A EP0649579B1 EP 0649579 B1 EP0649579 B1 EP 0649579B1 EP 94912666 A EP94912666 A EP 94912666A EP 94912666 A EP94912666 A EP 94912666A EP 0649579 B1 EP0649579 B1 EP 0649579B1
Authority
EP
European Patent Office
Prior art keywords
transistor
voltage
circuit
electrode
bootstrap
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
EP94912666A
Other languages
German (de)
French (fr)
Other versions
EP0649579A1 (en
Inventor
Rajsekhar Jayaraman
Anand Janaswamy
Ihor Wacyk
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Koninklijke Philips NV
Original Assignee
Koninklijke Philips Electronics NV
Philips Electronics NV
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Koninklijke Philips Electronics NV, Philips Electronics NV filed Critical Koninklijke Philips Electronics NV
Publication of EP0649579A1 publication Critical patent/EP0649579A1/en
Application granted granted Critical
Publication of EP0649579B1 publication Critical patent/EP0649579B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/51Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
    • H03K17/56Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
    • H03K17/687Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
    • H03K17/6871Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/04Modifications for accelerating switching
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/42Conversion of dc power input into ac power output without possibility of reversal
    • H02M7/44Conversion of dc power input into ac power output without possibility of reversal by static converters
    • H02M7/48Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/53Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M7/537Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters
    • H02M7/538Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters in a push-pull configuration
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F3/21Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only
    • H03F3/217Class D power amplifiers; Switching amplifiers
    • H03F3/2171Class D power amplifiers; Switching amplifiers with field-effect devices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/06Modifications for ensuring a fully conducting state
    • H03K17/063Modifications for ensuring a fully conducting state in field-effect transistor switches
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/31Indexing scheme relating to amplifiers the switching power stage comprising circuitry for emulating the behaviour of a bootstrap diode

Definitions

  • the present invention relates to high voltage half-bridge circuits where one end of a load is driven from an output terminal at a junction between lower and upper alternately conducting power transistors that are connected in series across a high voltage DC supply.
  • the present invention relates to circuitry for charging a bootstrap capacitor which provides to an upper drive circuit that controls the state of the upper transistor, a bootstrap power supply voltage floating on the voltage at the output terminal.
  • High voltage half-bridge circuits include electronic ballasts for gas discharge lamps, switched mode power supplies, motor drives, and DC to AC converters.
  • a half-bridge driver circuit of the type mentioned, most of which is accommodated in a high voltage integrated circuit (HVIC), is known from U.S. Patent No. 4,989,127, granted January 29, 1991. It discloses the general architecture of the driver circuit as including lower and upper drives for controlling the lower and upper power transistors, respectively.
  • the upper drive comprises CMOS circuitry located in a floating well within the HVIC. Adequate breakdown voltage between this floating CMOS circuitry and the balance of the HVIC is achieved because the design of the well periphery is equivalent to that used to form Lateral Diffused Metal Oxide Semiconductor (LDMOS) transistors.
  • LDMOS Lateral Diffused Metal Oxide Semiconductor
  • the upper drive is powered by a bootstrap capacitor.
  • European Patent Application 0 318 110 which corresponds to U.S. Patent No. 4,908,551, discloses a half-bridge circuit, where, as is now conventional, a bootstrap capacitor powering the upper drive is charged via a diode from a low voltage power supply voltage. The latter low voltage is formed across an off-chip high voltage diode.
  • both the bootstrap capacitor and the diode via which the bootstrap capacitor is charged are discrete components provided off-chip. This is because the presently needed capacitance value of the bootstrap capacitor, in excess of 50 nf, is too large to be feasibly produced on chip, and the breakdown voltage and peak current capacity needed in the bootstrap capacitor charging diode have also heretofore been thought to be beyond what may feasibly be accommodated with reasonable cost of space in the HVIC.
  • Circuitry according to the preamble portion of claim 1 is known from document JP-A-5 038 160.
  • a driver circuit comprised in a monolithic integrated circuit chip, for driving a half-bridge formed by lower and upper power transistors connected between an output terminal and respective lower and upper rails of a high voltage DC supply, and for charging a bootstrap capacitor, provided off-chip, which powers an on-chip upper drive module that controls the upper power transistor.
  • the bootstrap capacitor has one end connected to the output terminal of the half-bridge.
  • a bootstrap diode emulator means is provided on-chip for charging the bootstrap capacitor to a bootstrap voltage.
  • the bootstrap diode emulator means comprises a further transistor having a high current first electrode connected to a relatively low voltage power supply output provided on-chip, a high current second electrode adapted to be connected to the other end of the bootstrap capacitor and a control third electrode coupled to a further control signal, derived on-chip from a lower drive command signal, for driving the further transistor to a conducting state when the lower power transistor is driven to a conducting state.
  • the upper drive module is accommodated in an insulated well formed in the monolithic integrated circuit chip, and the further transistor comprises an elongated LDMOS transistor formed along a portion of the periphery of the well, the first, second and third electrodes of the further transistor respectively being the source, drain and gate electrodes of this LDMOS transistor.
  • Current through the LDMOS transistor flows perpendicular to the periphery of the well, enabling the required current carrying capacity to be obtained by choosing a sufficient length of the LDMOS along the well periphery.
  • the breakdown voltage of the LDMOS transistor is governed by the properties of the insulation of the well periphery because the floating well is formed at its periphery by structure equivalent to that used in forming an LDMOS.
  • the further control signal is derived by a buffer fed by the lower drive command signal to produce a buffer output signal having a voltage range between the lower rail and the relatively low supply voltage.
  • Means are provided for translating the voltage range of the buffer output signal to a range of voltage difference between a point coupled to the gate electrode of the LDMOS transistor and its source electrode.
  • another transistor is provided for clamping the gate electrode to the source electrode of the LDMOS transistor in response to a voltage developed across a resistor in series with the gate electrode which is due to leakage current flowing in a Miller capacitance of the LDMOS transistor coupled between its drain and gate electrodes.
  • a driver circuit in accordance with the present invention contained in a monolithic high voltage integrated circuit IC, connected for driving an external half-bridge formed by power MOSFET's T 1 and T 2 connected in series across a high voltage (up to about 500 Volts) DC supply.
  • the general circuit architecture of the half-bridge and driver is the same as shown and described in the aforementioned U.S. Patent No. 4,989,127, with the exception of the provision of an on-chip bootstrap diode emulator BDE in accordance with the present invention.
  • power transistor T 1 is referred to as the upper transistor because its drain electrode is connected to the high side or upper rail of the DC supply, indicated in Figure 1 as at the potential V cc and power transistor T 2 is referred to as the lower transistor because its source electrode is connected to the low side or lower rail of the DC supply, indicated in the figure as at the potential of power ground.
  • the source electrode of upper transistor T 1 and the drain electrode of lower transistor T 2 are joined at the output terminal OUT of the half-bridge which is also connected to one end of a load LD.
  • the other end of the load may be maintained at a potential of half the supply voltage by being connected to the midpoint of a capacitive voltage divider (not shown) across the DC supply.
  • the transistors T 1 and T 2 are operated in a switch mode with respect to a high frequency (greater than 20kHz) repetitive cycle, e.g. on the order of 100KHz, where each is turned on (i.e. driven into a conducting state) during a different one of two time intervals or phases during a cycle, which are separated from each other by relatively small dead zone intervals on the order of about 500ns.
  • diodes D 1 and D 2 are the body diodes of T 1 and T 2 , respectively. Diodes D 1 and D 2 are therefore not explicitly needed.
  • D 1 is directed for limiting a positive voltage transient produced at output terminal OUT when the lower power transistor T 2 is turned off and diode D 2 is directed for limiting a negative voltage transient produced at the output terminal when the upper power transistor T 1 is turned off.
  • controller CON which in response to an external input signal IN produces an essentially binary command signal IN L and its logical inverse INN L for controlling the conducting state of lower transistor T 2 and via level shifter LS produces pulse command signals T ON and T OFF for controlling the conducting state of the upper transistor T 1 .
  • Command signal IN L has one binary state only during the time interval or phase when lower transistor T 2 is to be driven into a conducting state.
  • the command signals T ON and T OFF are provided in pulse form for noise and transient immunity purposes; T ON and T OFF indicate the instants when the upper transistor T 1 is to be turned on and off, respectively.
  • the lower transistor command signals IN L and INN L are fed to a lower drive module DL which in response thereto drives the gate G L of lower transistor T 2 to turn on the lower transistor only during the phase defined by the lower transistor command signals.
  • command signals T ON and T OFF are fed to an upper drive module DU which in response thereto drives the gate G U of upper transistor T 1 to turn on the upper transistor during the phase defined by the upper transistor command signals.
  • An R/S flip flop (not shown) within the upper drive module DU converts the command signals T ON and T OFF to binary form similar to IN L and IN LL in order that the balance of the upper drive module may be of the same design as the lower drive module DL.
  • Lower drive module DL is powered by a relatively low power supply voltage V dd , e.g. 12 Volts, and upper drive module is powered by the voltage V 1 across an external bootstrap capacitor C 1 , having a capacitance on the order of 70 nf, which is too large to be produced in integrated circuit IC with reasonable cost of area.
  • the other end of bootstrap capacitor C 1 is coupled to the supply voltage V dd via on-chip bootstrap diode emulator BDE, so that a charging current flows in C1 when the output terminal OUT is maintained substantially at ground potential during the time when lower transistor T 2 is in a conducting state, to bring V 1 to a voltage of V dd less any small voltage drops across BDE and T 2 .
  • the upper drive module DU comprises CMOS circuitry formed in an insulated well WL, in integrated circuit chip IC, e.g. an N-well surrounded by P isolation.
  • well WL is insulated from the balance of the integrated circuit by structure similar to that used to produce a LDMOS transistor.
  • a high voltage diode cannot be integrated in junction isolation technologies because it results in large substrate currents. This could upset the operation of other circuitry.
  • a bootstrap diode emulator provided on-chip comprises a LDMOS T 3 that is formed along the periphery of the well WL.
  • LDMOS T 3 inherently has the same breakdown voltage as the well isolation (in excess of 500 Volts) and because current flows perpendicular to the well periphery, adequate current carrying capacity can be obtained by choice of the extent of the well periphery along which it is formed. Further, the implementation of LDMOS T 3 does not require expenditure of additional area; a small amount of additional area on the integrated circuit is however required for the circuitry to drive T 3 so that it is in a conducting state only when lower transistor T 2 is driven into a conducting state.
  • LDMOS T 3 is operated in source follower configuration with its source electrode S connected to V dd and its drain electrode D connected to the higher voltage end of bootstrap capacitor C 1 .
  • T 3 When T 3 is turned on, the drain electrode rises to V dd .
  • the backgate B of T 3 is connected to a point which is three diode drops in voltage below V dd .
  • This biasing is produced by the series connected three diodes D 5 -D 7 which are kept in a conducting state by the current sink CS directed between the backgate and ground.
  • a parasitic diode D 3 is also produced between the backgate B and the drain electrode, as shown.
  • a gate to source voltage of 4V is required to turn on LDMOS transistor T 3 .
  • the lower drive command signal IN L is applied to a buffer amplifier BUF which produces at its output OB a signal which is at voltage V dd when the lower power transistor T 2 is driven into a conducting state and at zero Volts otherwise.
  • This voltage is applied to a one end of a second relatively small bootstrap capacitor C 2 whose other end, at point P, is coupled to the supply voltage V dd via a diode D 4 .
  • Bootstrap capacitor C 2 has a capacitance of at least five times the gate capacitance of the transistor T 3 .
  • the buffer BUF has a sufficiently low output impedance that the second bootstrap capacitor C 2 is charged via diode D 4 to a voltage V 2 which equals V dd less one diode drop. This has the effect of translating the range of the voltage at the buffer output OB (greater than one diode drop) to appear directed between point P and the source electrode S of LDMOS transistor T 3 .
  • Point P is connected to the gate electrode G of transistor T 3 via a resistor R of approximately 5K ohms. This resistor is used to develop a voltage which turns on an PNP transistor T 4 whose emitter, base and collector are connected respectively to the gate electrode of T 3 , point P, and V dd .
  • a transistor T 4 actively pulls the gate of transistor T 3 down to V dd in response to a voltage across resistor R due to miller current through C GD .
  • This current which is caused by a large positive rate of change in voltage when the output voltage at output OUT slews from zero Volts to V cc and the drain electrode of LDMOS transistor T 3 slews over a corresponding range, would otherwise charge the gate capacitance to a turn on level.
  • the bootstrap diode emulator BDE conducts only at the times a bootstrap diode would have conducted to correctly charge the bootstrap capacitor C 1 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computing Systems (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Computer Hardware Design (AREA)
  • Electronic Switches (AREA)
  • Power Conversion In General (AREA)
  • Testing Of Individual Semiconductor Devices (AREA)
  • Tests Of Electronic Circuits (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

A half-bridge driver circuit including a lower drive module and a floating upper drive module for driving respective external upper and lower power transistors of a high voltage half-bridge is contained in an integrated circuit chip which includes an on-chip bootstrap diode emulator for charging an external bootstrap capacitor that powers the upper drive module. The upper drive is accommodated in an insulated well and the diode emulator includes as its main current carrying element, an LDMOS transistor formed along the periphery of the well. The LDMOS transistor is driven into a conducting state at the same time the lower power transistor is driven into a conducting state.

Description

The present invention relates to high voltage half-bridge circuits where one end of a load is driven from an output terminal at a junction between lower and upper alternately conducting power transistors that are connected in series across a high voltage DC supply. In its particular aspects, the present invention relates to circuitry for charging a bootstrap capacitor which provides to an upper drive circuit that controls the state of the upper transistor, a bootstrap power supply voltage floating on the voltage at the output terminal.
Applications of high voltage half-bridge circuits include electronic ballasts for gas discharge lamps, switched mode power supplies, motor drives, and DC to AC converters.
A half-bridge driver circuit of the type mentioned, most of which is accommodated in a high voltage integrated circuit (HVIC), is known from U.S. Patent No. 4,989,127, granted January 29, 1991. It discloses the general architecture of the driver circuit as including lower and upper drives for controlling the lower and upper power transistors, respectively. The upper drive comprises CMOS circuitry located in a floating well within the HVIC. Adequate breakdown voltage between this floating CMOS circuitry and the balance of the HVIC is achieved because the design of the well periphery is equivalent to that used to form Lateral Diffused Metal Oxide Semiconductor (LDMOS) transistors. The upper drive is powered by a bootstrap capacitor.
European Patent Application 0 318 110, which corresponds to U.S. Patent No. 4,908,551, discloses a half-bridge circuit, where, as is now conventional, a bootstrap capacitor powering the upper drive is charged via a diode from a low voltage power supply voltage. The latter low voltage is formed across an off-chip high voltage diode.
In present high voltage integrated circuit half-bridge driver circuits of the type considered herein, both the bootstrap capacitor and the diode via which the bootstrap capacitor is charged are discrete components provided off-chip. This is because the presently needed capacitance value of the bootstrap capacitor, in excess of 50 nf, is too large to be feasibly produced on chip, and the breakdown voltage and peak current capacity needed in the bootstrap capacitor charging diode have also heretofore been thought to be beyond what may feasibly be accommodated with reasonable cost of space in the HVIC.
These discrete components are costly and not as reliable as they would be if incorporated in the HVIC.
Circuitry according to the preamble portion of claim 1 is known from document JP-A-5 038 160.
It is an object of the present invention to provide a high voltage integrated circuit half-bridge driver circuit which includes on-chip circuitry emulating a diode of adequate breakdown voltage and current capacity via which the bootstrap capacitor is charged.
Briefly, the aforementioned and other objects of the present invention are satisfied by a driver circuit, comprised in a monolithic integrated circuit chip, for driving a half-bridge formed by lower and upper power transistors connected between an output terminal and respective lower and upper rails of a high voltage DC supply, and for charging a bootstrap capacitor, provided off-chip, which powers an on-chip upper drive module that controls the upper power transistor. The bootstrap capacitor has one end connected to the output terminal of the half-bridge. In accordance with the present invention, a bootstrap diode emulator means is provided on-chip for charging the bootstrap capacitor to a bootstrap voltage. The bootstrap diode emulator means comprises a further transistor having a high current first electrode connected to a relatively low voltage power supply output provided on-chip, a high current second electrode adapted to be connected to the other end of the bootstrap capacitor and a control third electrode coupled to a further control signal, derived on-chip from a lower drive command signal, for driving the further transistor to a conducting state when the lower power transistor is driven to a conducting state.
The upper drive module is accommodated in an insulated well formed in the monolithic integrated circuit chip, and the further transistor comprises an elongated LDMOS transistor formed along a portion of the periphery of the well, the first, second and third electrodes of the further transistor respectively being the source, drain and gate electrodes of this LDMOS transistor. Current through the LDMOS transistor flows perpendicular to the periphery of the well, enabling the required current carrying capacity to be obtained by choosing a sufficient length of the LDMOS along the well periphery. The breakdown voltage of the LDMOS transistor is governed by the properties of the insulation of the well periphery because the floating well is formed at its periphery by structure equivalent to that used in forming an LDMOS.
In order to actively place the LDMOS transistor into a conductive state only when the lower power transistor is driven into a conductive state, the further control signal is derived by a buffer fed by the lower drive command signal to produce a buffer output signal having a voltage range between the lower rail and the relatively low supply voltage. Means are provided for translating the voltage range of the buffer output signal to a range of voltage difference between a point coupled to the gate electrode of the LDMOS transistor and its source electrode.
In accordance with another feature of the present invention, which is useful for preventing spurious driving of the LDMOS transistor into a conducting state in response to a voltage spike produced when the lower power transistor turns off, another transistor is provided for clamping the gate electrode to the source electrode of the LDMOS transistor in response to a voltage developed across a resistor in series with the gate electrode which is due to leakage current flowing in a Miller capacitance of the LDMOS transistor coupled between its drain and gate electrodes.
Other objects, features and advantages of the present invention will become apparent upon perusal of the following detailed description when taken in conjunction with the appended drawing, wherein:
  • Figure 1 is a schematic diagram of the driver circuit of the present invention in which components comprised in an integrated circuit chip are enclosed in a dashed box labelled IC; and
  • Figure 2 is a schematic plan view of the integrated circuit chip corresponding to the dashed box IC in Figure 1, including an elongated area in which a high voltage LDMOS T3 is formed.
  • Referring first to Figure 1, there is shown a driver circuit in accordance with the present invention, contained in a monolithic high voltage integrated circuit IC, connected for driving an external half-bridge formed by power MOSFET's T1 and T2 connected in series across a high voltage (up to about 500 Volts) DC supply. The general circuit architecture of the half-bridge and driver is the same as shown and described in the aforementioned U.S. Patent No. 4,989,127, with the exception of the provision of an on-chip bootstrap diode emulator BDE in accordance with the present invention.
    In the half-bridge, power transistor T1 is referred to as the upper transistor because its drain electrode is connected to the high side or upper rail of the DC supply, indicated in Figure 1 as at the potential Vcc and power transistor T2 is referred to as the lower transistor because its source electrode is connected to the low side or lower rail of the DC supply, indicated in the figure as at the potential of power ground. The source electrode of upper transistor T1 and the drain electrode of lower transistor T2 are joined at the output terminal OUT of the half-bridge which is also connected to one end of a load LD. In power supply applications such as powering gas discharge lamps, the other end of the load may be maintained at a potential of half the supply voltage by being connected to the midpoint of a capacitive voltage divider (not shown) across the DC supply. As is well known, the transistors T1 and T2 are operated in a switch mode with respect to a high frequency (greater than 20kHz) repetitive cycle, e.g. on the order of 100KHz, where each is turned on (i.e. driven into a conducting state) during a different one of two time intervals or phases during a cycle, which are separated from each other by relatively small dead zone intervals on the order of about 500ns. Because the load LD in many applications has a somewhat inductive impedance, diodes D1 and D2 are the body diodes of T1 and T2, respectively. Diodes D1 and D2 are therefore not explicitly needed. D1 is directed for limiting a positive voltage transient produced at output terminal OUT when the lower power transistor T2 is turned off and diode D2 is directed for limiting a negative voltage transient produced at the output terminal when the upper power transistor T1 is turned off.
    These cycles are established by a controller CON, which in response to an external input signal IN produces an essentially binary command signal INL and its logical inverse INNL for controlling the conducting state of lower transistor T2 and via level shifter LS produces pulse command signals TON and TOFF for controlling the conducting state of the upper transistor T1. Command signal INL has one binary state only during the time interval or phase when lower transistor T2 is to be driven into a conducting state. The command signals TON and TOFF are provided in pulse form for noise and transient immunity purposes; TON and TOFF indicate the instants when the upper transistor T1 is to be turned on and off, respectively. The lower transistor command signals INL and INNL are fed to a lower drive module DL which in response thereto drives the gate GL of lower transistor T2 to turn on the lower transistor only during the phase defined by the lower transistor command signals. In a similar manner, command signals TON and TOFF are fed to an upper drive module DU which in response thereto drives the gate GU of upper transistor T1 to turn on the upper transistor during the phase defined by the upper transistor command signals. An R/S flip flop (not shown) within the upper drive module DU converts the command signals TON and TOFF to binary form similar to INL and INLL in order that the balance of the upper drive module may be of the same design as the lower drive module DL.
    Lower drive module DL is powered by a relatively low power supply voltage Vdd, e.g. 12 Volts, and upper drive module is powered by the voltage V1 across an external bootstrap capacitor C1, having a capacitance on the order of 70 nf, which is too large to be produced in integrated circuit IC with reasonable cost of area. The other end of bootstrap capacitor C1 is coupled to the supply voltage Vdd via on-chip bootstrap diode emulator BDE, so that a charging current flows in C1 when the output terminal OUT is maintained substantially at ground potential during the time when lower transistor T2 is in a conducting state, to bring V1 to a voltage of Vdd less any small voltage drops across BDE and T2.
    Now referring also to Figure 2, as is known, the upper drive module DU comprises CMOS circuitry formed in an insulated well WL, in integrated circuit chip IC, e.g. an N-well surrounded by P isolation. Thus, well WL is insulated from the balance of the integrated circuit by structure similar to that used to produce a LDMOS transistor. A high voltage diode cannot be integrated in junction isolation technologies because it results in large substrate currents. This could upset the operation of other circuitry. In accordance with the principles of the present invention, a bootstrap diode emulator provided on-chip comprises a LDMOS T3 that is formed along the periphery of the well WL. LDMOS T3 inherently has the same breakdown voltage as the well isolation (in excess of 500 Volts) and because current flows perpendicular to the well periphery, adequate current carrying capacity can be obtained by choice of the extent of the well periphery along which it is formed. Further, the implementation of LDMOS T3 does not require expenditure of additional area; a small amount of additional area on the integrated circuit is however required for the circuitry to drive T3 so that it is in a conducting state only when lower transistor T2 is driven into a conducting state.
    As shown in Figure 1, LDMOS T3 is operated in source follower configuration with its source electrode S connected to Vdd and its drain electrode D connected to the higher voltage end of bootstrap capacitor C1. When T3 is turned on, the drain electrode rises to Vdd. The backgate B of T3 is connected to a point which is three diode drops in voltage below Vdd. This biasing is produced by the series connected three diodes D5-D7 which are kept in a conducting state by the current sink CS directed between the backgate and ground. A parasitic diode D3 is also produced between the backgate B and the drain electrode, as shown. As a result of the biasing of the backgate, a gate to source voltage of 4V is required to turn on LDMOS transistor T3.
    In order to turn the LDMOS transistor T3 on when the lower power transistor T2 is driven into a conducting state, the lower drive command signal INL is applied to a buffer amplifier BUF which produces at its output OB a signal which is at voltage Vdd when the lower power transistor T2 is driven into a conducting state and at zero Volts otherwise. This voltage is applied to a one end of a second relatively small bootstrap capacitor C2 whose other end, at point P, is coupled to the supply voltage Vdd via a diode D4. Bootstrap capacitor C2 has a capacitance of at least five times the gate capacitance of the transistor T3. The buffer BUF has a sufficiently low output impedance that the second bootstrap capacitor C2 is charged via diode D4 to a voltage V2 which equals Vdd less one diode drop. This has the effect of translating the range of the voltage at the buffer output OB (greater than one diode drop) to appear directed between point P and the source electrode S of LDMOS transistor T3. Point P is connected to the gate electrode G of transistor T3 via a resistor R of approximately 5K ohms. This resistor is used to develop a voltage which turns on an PNP transistor T4 whose emitter, base and collector are connected respectively to the gate electrode of T3, point P, and Vdd. To prevent spurious turning on of the LDMOS transistor T3 due to switching transients at output OUT, a transistor T4 actively pulls the gate of transistor T3 down to Vdd in response to a voltage across resistor R due to miller current through CGD. This current, which is caused by a large positive rate of change in voltage when the output voltage at output OUT slews from zero Volts to Vcc and the drain electrode of LDMOS transistor T3 slews over a corresponding range, would otherwise charge the gate capacitance to a turn on level. As a result, the bootstrap diode emulator BDE conducts only at the times a bootstrap diode would have conducted to correctly charge the bootstrap capacitor C1.
    It should now be apparent that the objects of the present invention have been satisfied in all respects. Further, while the present invention has been described in particular detail, it should also be appreciated that its principles have broad general applicability.

    Claims (6)

    1. A circuit for driving a half-bridge formed by lower and upper power transistors connected between an output terminal and respective lower and upper rails of a high voltage DC supply, and for charging a bootstrap capacitor having first and second ends, the first end being connected to said output terminal, said circuit comprising:
      controller and level shifter means for generating lower and upper drive command signals for commanding driving said respective lower and upper power transistors to non-contemporaneous conducting states;
      power supply means for generating at a power supply output a relatively low control voltage with respect to said lower rail;
      a lower drive module connected to the power supply output for being powered by said relatively low control voltage and comprising means for applying a lower drive control signal between a control electrode of the lower power transistor and the lower rail in response to said lower drive command signal;
      an upper drive module adapted to be connected to the bootstrap capacitor for being powered by a bootstrap voltage across said bootstrap capacitor and comprising means for applying an upper drive control signal between a control electrode of the upper power transistor and the output terminal in response to said upper drive command signal; and
      bootstrap diode emulator means for charging said bootstrap capacitor to said bootstrap voltage, said bootstrap diode emulator means comprising a further transistor having a high current first electrode connected to said power supply output, a high current second electrode adapted to be connected to the second end of the bootstrap capacitor and a control third electrode coupled to means for deriving from said lower drive command signal a further control signal for driving said further transistor to a conducting state when the lower power transistor is driven to a conducting state, said circuit being comprised in a single monolithic integrated circuit chip, characterized in that said upper drive module is accommodated in an insulated well formed in the monolithic integrated circuit chip, and said further transistor comprises an elongated LDMOS transistor formed along a portion of the periphery of said well, the first, second and third electrodes of said further transistor being the source, drain and gate electrodes of said LDMOS transistor.
    2. A circuit as claimed in Claim 1, further comprising means for deriving said further control signal from said lower drive command signal, said means for deriving comprising a buffer fed by said lower drive command signal to produce a buffer output signal having a voltage range between said lower rail and said relatively low supply voltage, and means for translating the voltage range of said buffer output signal to a range of voltage difference between a point coupled to said control third electrode and said high current first electrode.
    3. A circuit as claimed in one or more of the previous Claims, wherein said means for deriving said further control signal from said lower drive command signal further comprises means for clamping said third electrode to said first electrode of said further transistor in response to displacement current flowing in a Miller capacitance of said further transistor coupled between the second and third electrodes.
    4. A circuit as claimed in Claim 3, wherein said means for clamping comprise an ohmic resistor and a bipolar transistor.
    5. A circuit as claimed in one or more of the previous Claims, wherein the circuit comprises bias means for controlling the backgate of said further transistor at a voltage that is three diode drops lower than said relatively low control voltage.
    6. A circuit as claimed in Claim 5, wherein said bias means comprise three series-connected diodes which are kept in a conducting state by a current sink.
    EP94912666A 1993-05-07 1994-05-04 Circuit for driving a half-bridge Expired - Lifetime EP0649579B1 (en)

    Applications Claiming Priority (5)

    Application Number Priority Date Filing Date Title
    US6017693A 1993-05-07 1993-05-07
    US60176 1993-05-07
    US08/155,053 US5373435A (en) 1993-05-07 1993-11-19 High voltage integrated circuit driver for half-bridge circuit employing a bootstrap diode emulator
    US155053 1993-11-19
    PCT/IB1994/000091 WO1994027370A1 (en) 1993-05-07 1994-05-04 Circuit for driving a half-bridge

    Publications (2)

    Publication Number Publication Date
    EP0649579A1 EP0649579A1 (en) 1995-04-26
    EP0649579B1 true EP0649579B1 (en) 1998-08-12

    Family

    ID=26739651

    Family Applications (1)

    Application Number Title Priority Date Filing Date
    EP94912666A Expired - Lifetime EP0649579B1 (en) 1993-05-07 1994-05-04 Circuit for driving a half-bridge

    Country Status (11)

    Country Link
    US (1) US5373435A (en)
    EP (1) EP0649579B1 (en)
    JP (1) JPH07508873A (en)
    KR (1) KR100341702B1 (en)
    CN (1) CN1043106C (en)
    CA (1) CA2139229A1 (en)
    DE (1) DE69412414T2 (en)
    ES (1) ES2122266T3 (en)
    SG (1) SG44754A1 (en)
    TW (1) TW306093B (en)
    WO (1) WO1994027370A1 (en)

    Cited By (3)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    US6825700B2 (en) 2002-05-24 2004-11-30 Mitsubishi Denki Kabushiki Kaisha Semiconductor device
    US9287256B2 (en) 2013-10-30 2016-03-15 Renesas Electronics Corporation Semiconductor device including a separation region formed around a first circuit region
    DE102019200965A1 (en) * 2019-01-25 2020-07-30 Danfoss Silicon Power Gmbh POWER MODULE THAT HAS AN ACTIVE MILLER CLAMP FUNCTION

    Families Citing this family (56)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    US5502632A (en) * 1993-05-07 1996-03-26 Philips Electronics North America Corporation High voltage integrated circuit driver for half-bridge circuit employing a bootstrap diode emulator
    US5666280A (en) * 1993-05-07 1997-09-09 Philips Electronics North America Corporation High voltage integrated circuit driver for half-bridge circuit employing a jet to emulate a bootstrap diode
    US5572096A (en) * 1994-05-27 1996-11-05 Sgs-Thomson Microelectronics, Inc. Method and circuit for clamping the recirculation current in stator windings
    US5502412A (en) * 1995-05-04 1996-03-26 International Rectifier Corporation Method and circuit for driving power transistors in a half bridge configuration from control signals referenced to any potential between the line voltage and the line voltage return and integrated circuit incorporating the circuit
    JP2896342B2 (en) * 1995-05-04 1999-05-31 インターナショナル・レクチファイヤー・コーポレーション Method and circuit for driving a plurality of power transistors in a half-wave bridge configuration and allowing excessive negative oscillation of an output node, and an integrated circuit incorporating the circuit
    EP0743752B1 (en) * 1995-05-17 2004-07-28 STMicroelectronics S.r.l. Charging of a bootstrap capacitance through an LDMOS transistor
    EP0751621B1 (en) * 1995-06-30 1998-04-15 STMicroelectronics S.r.l. Bootstrap line power supply regulator with no filter capacitor
    US5742134A (en) * 1996-05-03 1998-04-21 Philips Electronics North America Corp. Inverter driving scheme
    US5680017A (en) * 1996-05-03 1997-10-21 Philips Electronics North America Corporation Driving scheme for minimizing ignition flash
    US5696431A (en) * 1996-05-03 1997-12-09 Philips Electronics North America Corporation Inverter driving scheme for capacitive mode protection
    EP0887933A1 (en) * 1997-06-24 1998-12-30 STMicroelectronics S.r.l. Turn off circuit for an LDMOS in presence of a reverse current
    EP0887931A1 (en) * 1997-06-24 1998-12-30 STMicroelectronics S.r.l. Protection circuit for controlling the gate voltage of a high voltage LDMOS transistor
    EP0887932A1 (en) * 1997-06-24 1998-12-30 STMicroelectronics S.r.l. Control of the body voltage of a high voltage LDMOS
    US5903142A (en) * 1997-06-27 1999-05-11 Cypress Semiconductor Corp. Low distortion level shifter
    EP0978143B1 (en) * 1997-10-28 2010-07-14 Nxp B.V. Semiconductor device comprising a half-bridge circuit
    IT1306920B1 (en) * 1998-01-05 2001-10-11 Int Rectifier Corp INTEGRATED CIRCUIT FOR THE CONTROL OF STABILIZERS FOR FLUORESCENT LAMP
    GB9907021D0 (en) * 1999-03-27 1999-05-19 Koninkl Philips Electronics Nv Switch circuit and semiconductor switch for battery-powered equipment
    DE19917364A1 (en) * 1999-04-16 2000-10-19 Patent Treuhand Ges Fuer Elektrische Gluehlampen Mbh Half bridge circuit for regulators, has relief capacitor connected in parallel to each series diode which is connected in series to respective switch in main current flow direction
    DE19929728B4 (en) * 1999-06-29 2015-08-06 Infineon Technologies Ag Circuit arrangement for controlling a motor
    US6643145B1 (en) * 2002-07-26 2003-11-04 Intersil Americas Inc. High resolution digital diode emulator for DC-DC converters
    US6812782B2 (en) * 2002-10-25 2004-11-02 Texas Instruments Incorporated Switch mode converter that allows 100% duty cycle on gate driver
    KR100894320B1 (en) 2003-03-24 2009-04-24 페어차일드코리아반도체 주식회사 Inverter circuit including switching device to be driven by high voltage intrgrated circuit
    US7301370B1 (en) * 2003-05-22 2007-11-27 Cypress Semiconductor Corporation High-speed differential logic to CMOS translator architecture with low data-dependent jitter and duty cycle distortion
    DE60335180D1 (en) * 2003-07-04 2011-01-13 Dialog Semiconductor Gmbh High voltage interface and control circuit for it
    US6781422B1 (en) * 2003-09-17 2004-08-24 System General Corp. Capacitive high-side switch driver for a power converter
    US7215189B2 (en) * 2003-11-12 2007-05-08 International Rectifier Corporation Bootstrap diode emulator with dynamic back-gate biasing
    US7205751B2 (en) * 2004-03-12 2007-04-17 Intersil America's Inc. Enable and disable of diode emulation in a DC/DC converter
    JP4610941B2 (en) * 2004-06-18 2011-01-12 三菱電機株式会社 Semiconductor device
    US7106105B2 (en) * 2004-07-21 2006-09-12 Fairchild Semiconductor Corporation High voltage integrated circuit driver with a high voltage PMOS bootstrap diode emulator
    US20060044051A1 (en) * 2004-08-24 2006-03-02 International Rectifier Corporation Bootstrap diode emulator with dynamic back-gate biasing and short-circuit protection
    US20070146020A1 (en) * 2005-11-29 2007-06-28 Advanced Analogic Technologies, Inc High Frequency Power MESFET Gate Drive Circuits
    US7667491B2 (en) * 2006-02-24 2010-02-23 Freescale Semiconductor, Inc. Low voltage output buffer and method for buffering digital output data
    US7456658B2 (en) * 2006-04-07 2008-11-25 International Rectifier Corporation Circuit to optimize charging of bootstrap capacitor with bootstrap diode emulator
    DE102006034679A1 (en) * 2006-07-24 2008-01-31 Infineon Technologies Ag Semiconductor module with power semiconductor chip and passive component and method for producing the same
    WO2008047323A1 (en) * 2006-10-20 2008-04-24 Nxp B.V. Power amplifier
    US20080290841A1 (en) * 2007-05-23 2008-11-27 Richtek Technology Corporation Charging Circuit for Bootstrap Capacitor and Integrated Driver Circuit Using Same
    FR2947976B1 (en) * 2009-07-07 2011-07-22 Sagem Defense Securite CIRCUIT FOR EXCITATION OF CONTINUOUS CURRENT SENSORS
    US8154334B2 (en) * 2009-07-21 2012-04-10 Intersil America Inc. System and method for pre-charging a bootstrap capacitor in a switching regulator with high pre-bias voltage
    JP5488256B2 (en) * 2010-06-25 2014-05-14 三菱電機株式会社 Power semiconductor device
    JP5511594B2 (en) * 2010-08-31 2014-06-04 スパンション エルエルシー Output switching circuit
    CN105074922B (en) 2013-06-14 2018-07-03 富士电机株式会社 Semiconductor devices
    TWI509964B (en) * 2013-07-19 2015-11-21 Upi Semiconductor Corp Driver and driving control method for power converter
    CN104300784B (en) * 2013-07-19 2017-06-09 力智电子股份有限公司 The driver and its drive control method of power supply changeover device
    US9667245B2 (en) * 2014-10-10 2017-05-30 Efficient Power Conversion Corporation High voltage zero QRR bootstrap supply
    US10629587B2 (en) * 2015-04-30 2020-04-21 Mitsubishi Electric Corporation Protection circuit and protection circuit system
    ITUB20155707A1 (en) 2015-11-18 2017-05-18 St Microelectronics Srl PILOT CIRCUIT, INTEGRATED CIRCUIT AND CORRESPONDENT DEVICE
    JP6646490B2 (en) * 2016-03-23 2020-02-14 キヤノン株式会社 Power supply circuit and image forming apparatus
    KR102236287B1 (en) * 2016-12-01 2021-04-07 이피션트 파워 컨버젼 코퍼레이션 Bootstrap Capacitor Overvoltage Management Circuit for GaN Transistor-Based Power Converters
    DE102017117031A1 (en) * 2017-07-27 2019-01-31 Dr. Ing. H.C. F. Porsche Aktiengesellschaft Recharging circuit for modular multilevel converters
    JP2018022922A (en) * 2017-10-13 2018-02-08 ルネサスエレクトロニクス株式会社 Semiconductor device
    US10536070B1 (en) 2018-08-01 2020-01-14 Infineon Technologies Ag Driver for switching gallium nitride (GaN) devices
    US10924106B2 (en) * 2019-01-02 2021-02-16 General Electric Company Miller transition control gate drive circuit
    JP7300968B2 (en) * 2019-11-14 2023-06-30 三菱電機株式会社 semiconductor equipment
    JP7388317B2 (en) * 2020-08-27 2023-11-29 三菱電機株式会社 Drive circuit and inverter device
    CN114268219B (en) * 2021-12-20 2023-09-12 中国电子科技集团公司第五十八研究所 Bootstrap circuit for driving high-side NMOS (N-channel metal oxide semiconductor) tube
    US20230387796A1 (en) * 2022-05-24 2023-11-30 Psemi Corporation Charging Circuit for Bootstrap Capacitors

    Citations (2)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    US4443715A (en) * 1982-03-25 1984-04-17 Gte Laboratories Incorporated Driver circuit
    JPH0538160A (en) * 1991-07-31 1993-02-12 Sanyo Electric Co Ltd Inverter circuit

    Family Cites Families (10)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    DE3031299A1 (en) * 1980-08-19 1982-03-25 Siemens AG, 1000 Berlin und 8000 München DRIVER STAGE FOR A STATIC MOS SEMICONDUCTOR DIGITAL CIRCUIT
    US4633381A (en) * 1985-02-26 1986-12-30 Sundstrand Corporation Inverter shoot-through protection circuit
    JPS61277223A (en) * 1985-06-03 1986-12-08 Mitsubishi Electric Corp Semiconductor module
    US4685040A (en) * 1985-12-06 1987-08-04 General Electric Company Integrated circuit for controlling power converter by frequency modulation and pulse width modulation
    US4740717A (en) * 1986-11-25 1988-04-26 North American Philips Corporation, Signetics Division Switching device with dynamic hysteresis
    NL8702847A (en) * 1987-11-27 1989-06-16 Philips Nv DC-AC BRIDGE SWITCH.
    IT1227430B (en) * 1988-07-22 1991-04-11 Sgs Thomson Microelectronics INDUCTANCE AND CAPACITY CHARGE PUMP CIRCUIT FOR PILOTING POWER MOS TRANSISTOR BRIDGES.
    US4989127A (en) * 1989-05-09 1991-01-29 North American Philips Corporation Driver for high voltage half-bridge circuits
    US4994955A (en) * 1989-12-29 1991-02-19 North American Philips Corporation Half-bridge driver which is insensitive to common mode currents
    JP2773476B2 (en) * 1991-07-23 1998-07-09 日産自動車株式会社 Load control power supply

    Patent Citations (2)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    US4443715A (en) * 1982-03-25 1984-04-17 Gte Laboratories Incorporated Driver circuit
    JPH0538160A (en) * 1991-07-31 1993-02-12 Sanyo Electric Co Ltd Inverter circuit

    Non-Patent Citations (1)

    * Cited by examiner, † Cited by third party
    Title
    MOCHIZUKI), 3 July 1985 (03.07.85). *

    Cited By (5)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    US6825700B2 (en) 2002-05-24 2004-11-30 Mitsubishi Denki Kabushiki Kaisha Semiconductor device
    DE10322742B4 (en) * 2002-05-24 2008-03-20 Mitsubishi Denki K.K. Semiconductor device
    US9287256B2 (en) 2013-10-30 2016-03-15 Renesas Electronics Corporation Semiconductor device including a separation region formed around a first circuit region
    US10008919B2 (en) 2013-10-30 2018-06-26 Renesas Electronics Corporation Semiconductor device
    DE102019200965A1 (en) * 2019-01-25 2020-07-30 Danfoss Silicon Power Gmbh POWER MODULE THAT HAS AN ACTIVE MILLER CLAMP FUNCTION

    Also Published As

    Publication number Publication date
    CN1109699A (en) 1995-10-04
    DE69412414D1 (en) 1998-09-17
    WO1994027370A1 (en) 1994-11-24
    ES2122266T3 (en) 1998-12-16
    KR950702759A (en) 1995-07-29
    CA2139229A1 (en) 1994-11-24
    US5373435A (en) 1994-12-13
    EP0649579A1 (en) 1995-04-26
    JPH07508873A (en) 1995-09-28
    SG44754A1 (en) 1997-12-19
    DE69412414T2 (en) 1999-03-11
    TW306093B (en) 1997-05-21
    CN1043106C (en) 1999-04-21
    KR100341702B1 (en) 2002-11-13

    Similar Documents

    Publication Publication Date Title
    EP0649579B1 (en) Circuit for driving a half-bridge
    US5502632A (en) High voltage integrated circuit driver for half-bridge circuit employing a bootstrap diode emulator
    US5666280A (en) High voltage integrated circuit driver for half-bridge circuit employing a jet to emulate a bootstrap diode
    KR100696719B1 (en) Bootstrap diode emulator with dynamic back-gate biasing
    US7538583B2 (en) High voltage integrated circuit driver with a high voltage PMOS bootstrap diode emulator
    US4736121A (en) Charge pump circuit for driving N-channel MOS transistors
    US5742193A (en) Driver circuit including preslewing circuit for improved slew rate control
    US6529034B1 (en) Integrated series schottky and FET to allow negative drain voltage
    JP3937354B2 (en) Bootstrap diode emulator with dynamic backgate bias and short-circuit protection
    IE903015A1 (en) Improved switching circuit employing electronic devices in¹series with an inductor to avoid commutation breakdown and¹extending the current range of switching by using igbt¹devices in place of mosfets
    KR20040029082A (en) Half-bridge circuit
    EP0177148A2 (en) Power supplies using mosfet devices
    JP2001298943A (en) Switching power circuit
    Wegener et al. A high voltage interface IC for half-bridge circuits

    Legal Events

    Date Code Title Description
    PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

    Free format text: ORIGINAL CODE: 0009012

    AK Designated contracting states

    Kind code of ref document: A1

    Designated state(s): BE DE ES FR GB IT NL

    17P Request for examination filed

    Effective date: 19950524

    17Q First examination report despatched

    Effective date: 19961227

    GRAG Despatch of communication of intention to grant

    Free format text: ORIGINAL CODE: EPIDOS AGRA

    GRAG Despatch of communication of intention to grant

    Free format text: ORIGINAL CODE: EPIDOS AGRA

    GRAH Despatch of communication of intention to grant a patent

    Free format text: ORIGINAL CODE: EPIDOS IGRA

    GRAH Despatch of communication of intention to grant a patent

    Free format text: ORIGINAL CODE: EPIDOS IGRA

    GRAA (expected) grant

    Free format text: ORIGINAL CODE: 0009210

    AK Designated contracting states

    Kind code of ref document: B1

    Designated state(s): BE DE ES FR GB IT NL

    PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

    Ref country code: NL

    Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

    Effective date: 19980812

    Ref country code: BE

    Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

    Effective date: 19980812

    REF Corresponds to:

    Ref document number: 69412414

    Country of ref document: DE

    Date of ref document: 19980917

    ET Fr: translation filed
    REG Reference to a national code

    Ref country code: ES

    Ref legal event code: FG2A

    Ref document number: 2122266

    Country of ref document: ES

    Kind code of ref document: T3

    NLV1 Nl: lapsed or annulled due to failure to fulfill the requirements of art. 29p and 29m of the patents act
    REG Reference to a national code

    Ref country code: ES

    Ref legal event code: PC2A

    PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

    Ref country code: ES

    Payment date: 19990528

    Year of fee payment: 6

    PLBE No opposition filed within time limit

    Free format text: ORIGINAL CODE: 0009261

    STAA Information on the status of an ep patent application or granted ep patent

    Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

    26N No opposition filed
    PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

    Ref country code: ES

    Free format text: LAPSE BECAUSE OF EXPIRATION OF PROTECTION

    Effective date: 20000505

    REG Reference to a national code

    Ref country code: GB

    Ref legal event code: IF02

    PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

    Ref country code: FR

    Payment date: 20020527

    Year of fee payment: 9

    PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

    Ref country code: GB

    Payment date: 20020531

    Year of fee payment: 9

    REG Reference to a national code

    Ref country code: ES

    Ref legal event code: FD2A

    Effective date: 20020401

    PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

    Ref country code: DE

    Payment date: 20020719

    Year of fee payment: 9

    REG Reference to a national code

    Ref country code: FR

    Ref legal event code: D6

    REG Reference to a national code

    Ref country code: GB

    Ref legal event code: 746

    Effective date: 20021107

    PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

    Ref country code: GB

    Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

    Effective date: 20030504

    PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

    Ref country code: DE

    Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

    Effective date: 20031202

    GBPC Gb: european patent ceased through non-payment of renewal fee

    Effective date: 20030504

    PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

    Ref country code: FR

    Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

    Effective date: 20040130

    REG Reference to a national code

    Ref country code: FR

    Ref legal event code: ST

    PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

    Ref country code: IT

    Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES;WARNING: LAPSES OF ITALIAN PATENTS WITH EFFECTIVE DATE BEFORE 2007 MAY HAVE OCCURRED AT ANY TIME BEFORE 2007. THE CORRECT EFFECTIVE DATE MAY BE DIFFERENT FROM THE ONE RECORDED.

    Effective date: 20050504