EP0613072B1 - Integrated circuit comprising a cascode current mirror - Google Patents

Integrated circuit comprising a cascode current mirror Download PDF

Info

Publication number
EP0613072B1
EP0613072B1 EP19940200227 EP94200227A EP0613072B1 EP 0613072 B1 EP0613072 B1 EP 0613072B1 EP 19940200227 EP19940200227 EP 19940200227 EP 94200227 A EP94200227 A EP 94200227A EP 0613072 B1 EP0613072 B1 EP 0613072B1
Authority
EP
European Patent Office
Prior art keywords
bias
mos transistor
coupled
source
drain
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
EP19940200227
Other languages
German (de)
French (fr)
Other versions
EP0613072A1 (en
Inventor
Eerke C/O Int.Octrooibureau B.V Holle
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Koninklijke Philips NV
Original Assignee
Koninklijke Philips Electronics NV
Philips Electronics NV
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Koninklijke Philips Electronics NV, Philips Electronics NV filed Critical Koninklijke Philips Electronics NV
Priority to EP19940200227 priority Critical patent/EP0613072B1/en
Publication of EP0613072A1 publication Critical patent/EP0613072A1/en
Application granted granted Critical
Publication of EP0613072B1 publication Critical patent/EP0613072B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F3/00Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
    • G05F3/02Regulating voltage or current
    • G05F3/08Regulating voltage or current wherein the variable is dc
    • G05F3/10Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics
    • G05F3/16Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices
    • G05F3/20Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations
    • G05F3/26Current mirrors
    • G05F3/262Current mirrors using field-effect transistors only

Definitions

  • the invention relates to an integrated circuit comprising a cascode current mirror, a bias stage for biassing the cascode current mirror, a first supply voltage terminal for receiving a first supply voltage, and a second supply voltage terminal for receiving a second supply voltage, the cascode current mirror having an input terminal for receiving an input current, an output terminal for supplying an output current, a first cascoded MOS transistor having a gate coupled to the input terminal, a source coupled to the supply voltage terminal, and a drain, a first cascode MOS transistor having a gate coupled to the bias stage, a source coupled to the drain of the first cascoded MOS transistor, and a drain coupled to the input terminal, a second cascoded MOS transistor having a gate coupled to the gate of the first cascoded MOS transistor, a source coupled to the source of the MOS transistor 21, and a drain, and a second cascode MOS transistor having a gate coupled to the gate of the first cascode MOS transistor, a source coupled to the drain of the second cascoded MOS transistor, and
  • Such an integrated circuit which converts an input current into an output current by means of a cascode current mirror, can be utilized in a diversity of chips.
  • the bias stage comprises a current source and a MOS transistor coupled as a diode. Since the current source and the MOS transistor are serially coupled between the two supply voltage terminals a current generated by the current source produces a voltage across the MOS transistor, which voltage is applied between the gates of the two cascode MOS transistors and the second supply voltage terminal. As a result of the voltage the two cascode MOS transistors and, indirectly, the two cascoded MOS transistors are biassed, which two cascoded MOS transistors should be operated in a saturation mode in order to ensure an undistorted current transfer of the cascode current mirror.
  • the voltage between the gates of the two cascode MOS transistors and the second supply voltage terminal should have value which guarantees saturation of the cascoded MOS transistors.
  • the value of the voltage between the gates of the two cascode MOS transistors and the second supply voltage terminal should exhibit a margin to cope with a variation of the drain-source voltage.
  • a disadvantage of such an integrated circuit is that the output voltage between the first supply voltage terminal and the output terminal is comparatively small owing to the margin.
  • the bias stage comprises a first bias current source for generating a first bias current, a second bias current source for generating a second bias current, a first bias MOS transistor having a gate coupled to the gates of the two cascoded MOS transistors, a source, and a drain coupled to the first supply voltage terminal via the first bias current source, a second bias MOS transistor having a gate coupled to the gates of the two cascode MOS transistors, a source coupled to the source of the first bias MOS transistor, and a drain coupled to the first supply voltage terminal via the second bias current source, and a third bias MOS transistor coupled between the sources of the two bias MOS transistors and the second supply voltage terminal.
  • the invention is based on the recognition of the fact that the cascode MOS transistors should be biassed with a voltage which depends on the current through the cascoded MOS transistors.
  • this is achieved in that the gates of the cascoded MOS transistors are coupled to the gates of the cascode MOS transistors via the first and the second bias MOS transistor, which bias MOS transistors form a differential amplifier.
  • a voltage (a difference) can be applied between the gates of the cascoded MOS transistors and the cascode MOS transistors, which voltage biasses the two cascode MOS transistors and, indirectly, the two cascoded MOS transistors and tracks a variation of the drain-source voltage (the current) of the two cascoded MOS transistors. Since the voltage keeps in track no voltage margin is required and a comparatively large output voltage is obtained.
  • a further embodiment of an integrated circuit in accordance with the invention is characterized in that the gate of the second bias MOS transistor is coupled to the drain of the second bias MOS transistor.
  • the second bias MOS transistor When the second bias MOS transistor is thus coupled as a diode the second bias MOS transistor can receive the bias current generated by the second bias current source, the second bias MOS transistor having a gate-source voltage dictated by the bias current, by means of which gate-source voltage the cascoded and the cascode MOS transistors can be biased.
  • a further embodiment of an integrated circuit in accordance with the invention is characterized in that the third bias MOS transistor has a gate coupled to the drain of the first bias MOS transistor, a source coupled to the second supply voltage terminal, and a drain coupled to the sources of the first and the second bias MOS transistor.
  • the third bias MOS transistor When the third bias MOS transistor is coupled in this way the first bias MOS transistor can receive the bias current generated by the first bias current source, the first bias MOS transistor having a gate-source voltage dictated by the bias current and the current through the third bias MOS transistor being dictated by the first and the second bias current source.
  • the cascode and the cascoded MOS transistors will be biassed in such a way that the output voltage is comparatively large.
  • the difference can be obtained by means of a difference in the bias currents from the respective current sources and/or by means of a specific matching of the respective bias MOS transistors.
  • FIG. 1 shows an integrated circuit embodying the invention.
  • the accompanying Figure shows an integrated circuit embodying the invention.
  • the embodiment similarly to the prior art, comprises a cascode current mirror (11, 12, 21, 22, 23, 24), a bias stage (31, 32, 41, 42, 43) for biassing the cascode current mirror, a first supply voltage terminal 13 for receiving a first supply voltage, and a second supply voltage terminal 14 for receiving a second supply voltage, the relevant current mirror having an input terminal 11 for receiving an input current, an output terminal 12 for supplying an output current, a first cascoded MOS transistor 21 having a gate coupled to the input terminal 11, a source coupled to the supply voltage terminal 14, and a drain, a first cascode MOS transistor 22 having a gate coupled to the bias stage, a source coupled to the drain of the MOS transistor 21, and a drain coupled to the input terminal 11, a second cascoded MOS transistor 23 having a gate coupled to the gate of the MOS transistor 21, a source coupled to the source of the MOS transistor 21, and a drain, and a second cascode MOS transistor 24 having a gate
  • the bias stage comprises a first bias current source 31 for generating a first bias current, a second bias current source 32 for generating a second bias current, a first bias MOS transistor 41 having a gate coupled to the gates of the MOS transistors 21 and 23, a source, and a drain coupled to the supply voltage terminal 13 via the bias current source 31, a second bias MOS transistor 42 having a gate coupled to the gates of the MOS transistors 22 and 24, a source coupled to the source of the MOS transistor 41, and a drain coupled to the supply voltage terminal 13 via the bias current source 32 and to the gate of the MOS transistor 42, and a third bias MOS transistor 43 having a gate coupled to the drain of the MOS transistor 41, a source coupled to the supply voltage terminal 14, and a drain coupled to the sources of the MOS transistors 41 and 42.
  • the bias stage (31, 32, 41, 42, 43) produces, in accordance with the invention, a voltage between the gates of the MOS transistors 21 and 23 and the gates of the MOS transistors 22 and 24, by means of which voltage the MOS transistors 21, 22, 23 and 24 can be biassed and the MOS transistors 21 and 23 can be maintained in a saturation mode for an undistorted current transfer of the cascode current mirror.
  • the voltage is obtained by means of the MOS transistor 41, whose gate-source voltage is determined by the first bias current, and by means of the MOS transistor 42, whose gate-source voltage is determined by the second bias current. Since the gate-source voltages of the MOS transistors 41 and 42 are coupled in series opposition the voltage is a voltage difference. If the difference corresponds to the drain-source voltage of a MOS transistor in the saturation mode the MOS transistors 21, 22, 23 and 24 are biassed in such a manner that the output voltage is and remains comparatively large. The difference can be obtained by means of a difference in the bias currents from the bias current sources 31 and 32 and/or by means of a specific matching of the MOS transistors 41 and 42.
  • the MOS transistors 41 and 42 are given width-length ratios such that the width-length ratio of the MOS transistor 41 is a factor of four larger than the width-length ratio of the MOS transistor 42, a very large output voltage is obtained.
  • the relevant output voltage is obtained in that the voltage (difference) for said factor has a value equal to the drain-source voltage of a MOS transistor in the saturation mode.
  • the integrated circuit in accordance with the invention has an accurate mirror ratio.
  • the accurate mirror ratio results from the bias stage, in which bias stage the MOS transistors 42 and 43 bias the MOS transistors 22 and 24, the MOS transistors 22, 24 and 42 having a threshold voltage with a similar body effect.
  • the similar body effect is obtained as a result of the MOS transistor 43, which couples the MOS transistor 42 to the supply voltage terminal 14, in a manner similar to the MOS transistors 21 and 23 relative to the MOS transistors 22 and 24.
  • a further advantage of the integrated circuit in accordance with the invention is that a supply voltage can be applied to the supply voltage terminals 13 and 14, which supply voltage has a minimum value of a single gate-source voltage (the MOS transistor 42) and two drain-source voltages (the MOS transistor 43 and the bias current source 32).
  • a possible modification concerns the implementation of the current mirror.
  • the further cascoded MOS transistor and the further cascode MOS transistor being coupled parallel to the second cascoded MOS transistor and the second cascode MOS transistor, the resulting current mirror will supply a further output current in addition to the said output current.
  • a further modification concerns the implementation of the bias stage.
  • the bias stage shown herein comprises the first and the second bias current source and the first, the second and the third bias MOS transistor
  • the relevant bias stage requires only a first gate-source voltage and a second gate-source voltage, which gate-source voltages are coupled in series opposition between the gates of the cascoded MOS transistors and the gates of the cascode MOS transistors.
  • the resulting bias stage can be constructed in a variety ways.
  • the first bias current source can, for example, be constructed to generate a first bias current which is a factor of four smaller than the second bias current generated by the second current source.
  • the first bias current source can be dispensed with if the third bias MOS transistor generates a constant current related to the second bias current generated by the second bias current source.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Automation & Control Theory (AREA)
  • Amplifiers (AREA)

Description

  • The invention relates to an integrated circuit comprising a cascode current mirror, a bias stage for biassing the cascode current mirror, a first supply voltage terminal for receiving a first supply voltage, and a second supply voltage terminal for receiving a second supply voltage, the cascode current mirror having an input terminal for receiving an input current, an output terminal for supplying an output current, a first cascoded MOS transistor having a gate coupled to the input terminal, a source coupled to the supply voltage terminal, and a drain, a first cascode MOS transistor having a gate coupled to the bias stage, a source coupled to the drain of the first cascoded MOS transistor, and a drain coupled to the input terminal, a second cascoded MOS transistor having a gate coupled to the gate of the first cascoded MOS transistor, a source coupled to the source of the MOS transistor 21, and a drain, and a second cascode MOS transistor having a gate coupled to the gate of the first cascode MOS transistor, a source coupled to the drain of the second cascoded MOS transistor, and a drain coupled to the output terminal.
  • Such an integrated circuit, which converts an input current into an output current by means of a cascode current mirror, can be utilized in a diversity of chips.
  • Such an integrated circuit is known inter alia from United States Patent number 4,618,815. In the known integrated circuit the bias stage comprises a current source and a MOS transistor coupled as a diode. Since the current source and the MOS transistor are serially coupled between the two supply voltage terminals a current generated by the current source produces a voltage across the MOS transistor, which voltage is applied between the gates of the two cascode MOS transistors and the second supply voltage terminal. As a result of the voltage the two cascode MOS transistors and, indirectly, the two cascoded MOS transistors are biassed, which two cascoded MOS transistors should be operated in a saturation mode in order to ensure an undistorted current transfer of the cascode current mirror. Since the cascoded MOS transistors have a drain-source voltage which varies depending upon a current through the two cascoded MOS transistors, the voltage between the gates of the two cascode MOS transistors and the second supply voltage terminal should have value which guarantees saturation of the cascoded MOS transistors. As a result, the value of the voltage between the gates of the two cascode MOS transistors and the second supply voltage terminal should exhibit a margin to cope with a variation of the drain-source voltage.
  • A disadvantage of such an integrated circuit is that the output voltage between the first supply voltage terminal and the output terminal is comparatively small owing to the margin.
  • It is an object of the invention to provide an integrated circuit which (for a minimal supply voltage difference) guarantees a comparatively large output voltage (relative to the minimal supply voltage difference) between the first supply voltage terminal and the output terminal.
  • An integrated circuit in accordance with the invention is characterized in that the bias stage comprises a first bias current source for generating a first bias current, a second bias current source for generating a second bias current, a first bias MOS transistor having a gate coupled to the gates of the two cascoded MOS transistors, a source, and a drain coupled to the first supply voltage terminal via the first bias current source, a second bias MOS transistor having a gate coupled to the gates of the two cascode MOS transistors, a source coupled to the source of the first bias MOS transistor, and a drain coupled to the first supply voltage terminal via the second bias current source, and a third bias MOS transistor coupled between the sources of the two bias MOS transistors and the second supply voltage terminal. The invention is based on the recognition of the fact that the cascode MOS transistors should be biassed with a voltage which depends on the current through the cascoded MOS transistors. In the integrated circuit in accordance with the invention this is achieved in that the gates of the cascoded MOS transistors are coupled to the gates of the cascode MOS transistors via the first and the second bias MOS transistor, which bias MOS transistors form a differential amplifier. As a result, a voltage (a difference) can be applied between the gates of the cascoded MOS transistors and the cascode MOS transistors, which voltage biasses the two cascode MOS transistors and, indirectly, the two cascoded MOS transistors and tracks a variation of the drain-source voltage (the current) of the two cascoded MOS transistors. Since the voltage keeps in track no voltage margin is required and a comparatively large output voltage is obtained.
  • A further embodiment of an integrated circuit in accordance with the invention is characterized in that the gate of the second bias MOS transistor is coupled to the drain of the second bias MOS transistor. When the second bias MOS transistor is thus coupled as a diode the second bias MOS transistor can receive the bias current generated by the second bias current source, the second bias MOS transistor having a gate-source voltage dictated by the bias current, by means of which gate-source voltage the cascoded and the cascode MOS transistors can be biased.
  • A further embodiment of an integrated circuit in accordance with the invention is characterized in that the third bias MOS transistor has a gate coupled to the drain of the first bias MOS transistor, a source coupled to the second supply voltage terminal, and a drain coupled to the sources of the first and the second bias MOS transistor. When the third bias MOS transistor is coupled in this way the first bias MOS transistor can receive the bias current generated by the first bias current source, the first bias MOS transistor having a gate-source voltage dictated by the bias current and the current through the third bias MOS transistor being dictated by the first and the second bias current source. If the gate-source voltages of the first and the second bias MOS transistor exhibit a difference corresponding to the drain-source voltage of a MOS transistor in the saturation mode the cascode and the cascoded MOS transistors will be biassed in such a way that the output voltage is comparatively large. The difference can be obtained by means of a difference in the bias currents from the respective current sources and/or by means of a specific matching of the respective bias MOS transistors.
  • The above and other (more detailed) aspects of the invention will now be described and elaborated with reference to the accompanying Figure, which
  • Figure shows an integrated circuit embodying the invention.
  • The accompanying Figure shows an integrated circuit embodying the invention. The embodiment, similarly to the prior art, comprises a cascode current mirror (11, 12, 21, 22, 23, 24), a bias stage (31, 32, 41, 42, 43) for biassing the cascode current mirror, a first supply voltage terminal 13 for receiving a first supply voltage, and a second supply voltage terminal 14 for receiving a second supply voltage, the relevant current mirror having an input terminal 11 for receiving an input current, an output terminal 12 for supplying an output current, a first cascoded MOS transistor 21 having a gate coupled to the input terminal 11, a source coupled to the supply voltage terminal 14, and a drain, a first cascode MOS transistor 22 having a gate coupled to the bias stage, a source coupled to the drain of the MOS transistor 21, and a drain coupled to the input terminal 11, a second cascoded MOS transistor 23 having a gate coupled to the gate of the MOS transistor 21, a source coupled to the source of the MOS transistor 21, and a drain, and a second cascode MOS transistor 24 having a gate coupled to the gate of the MOS transistor 22, a source coupled to the drain of the MOS transistor 23, and a drain coupled to the output terminal 12. In accordance with the invention the bias stage comprises a first bias current source 31 for generating a first bias current, a second bias current source 32 for generating a second bias current, a first bias MOS transistor 41 having a gate coupled to the gates of the MOS transistors 21 and 23, a source, and a drain coupled to the supply voltage terminal 13 via the bias current source 31, a second bias MOS transistor 42 having a gate coupled to the gates of the MOS transistors 22 and 24, a source coupled to the source of the MOS transistor 41, and a drain coupled to the supply voltage terminal 13 via the bias current source 32 and to the gate of the MOS transistor 42, and a third bias MOS transistor 43 having a gate coupled to the drain of the MOS transistor 41, a source coupled to the supply voltage terminal 14, and a drain coupled to the sources of the MOS transistors 41 and 42.
  • Since the gates of the MOS transistors 21 and 23 are coupled to the gates of the MOS transistors 22 and 24 via the MOS transistors 41 and 42, which MOS transistors form a differential amplifier, the bias stage (31, 32, 41, 42, 43) produces, in accordance with the invention, a voltage between the gates of the MOS transistors 21 and 23 and the gates of the MOS transistors 22 and 24, by means of which voltage the MOS transistors 21, 22, 23 and 24 can be biassed and the MOS transistors 21 and 23 can be maintained in a saturation mode for an undistorted current transfer of the cascode current mirror. The voltage is obtained by means of the MOS transistor 41, whose gate-source voltage is determined by the first bias current, and by means of the MOS transistor 42, whose gate-source voltage is determined by the second bias current. Since the gate-source voltages of the MOS transistors 41 and 42 are coupled in series opposition the voltage is a voltage difference. If the difference corresponds to the drain-source voltage of a MOS transistor in the saturation mode the MOS transistors 21, 22, 23 and 24 are biassed in such a manner that the output voltage is and remains comparatively large. The difference can be obtained by means of a difference in the bias currents from the bias current sources 31 and 32 and/or by means of a specific matching of the MOS transistors 41 and 42. When the bias currents are selected to be equal and the MOS transistors 41 and 42 are given width-length ratios such that the width-length ratio of the MOS transistor 41 is a factor of four larger than the width-length ratio of the MOS transistor 42, a very large output voltage is obtained. The relevant output voltage is obtained in that the voltage (difference) for said factor has a value equal to the drain-source voltage of a MOS transistor in the saturation mode. This results in a single gate-source voltage between the gates of the MOS transistors 21 and 23 and the supply voltage terminal 14, in a single gate-source voltage plus a single drain-source voltage of a saturated MOS transistor between the gates of the MOS transistors 22 and 24, and in two drain-source voltages between the output terminal 12 and the supply voltage terminal 14, without a margin. Although the MOS transistors 21 and 23 have a drain-source voltage which varies depending on a current through the MOS transistors, the setting (the difference and the saturation mode) of the MOS transistors 21 and 23 does not change because the voltage between the gates of the MOS transistors 22 and 24 and the gates of the MOS transistors 21 and 23 tracks a variation of the current. This results in an output voltage between the supply voltage terminal 13 and the output terminal 12, which output voltage is and remains very large.
  • In addition to the favourable output voltage the integrated circuit in accordance with the invention has an accurate mirror ratio. The accurate mirror ratio results from the bias stage, in which bias stage the MOS transistors 42 and 43 bias the MOS transistors 22 and 24, the MOS transistors 22, 24 and 42 having a threshold voltage with a similar body effect. The similar body effect is obtained as a result of the MOS transistor 43, which couples the MOS transistor 42 to the supply voltage terminal 14, in a manner similar to the MOS transistors 21 and 23 relative to the MOS transistors 22 and 24.
  • A further advantage of the integrated circuit in accordance with the invention is that a supply voltage can be applied to the supply voltage terminals 13 and 14, which supply voltage has a minimum value of a single gate-source voltage (the MOS transistor 42) and two drain-source voltages (the MOS transistor 43 and the bias current source 32).
  • In the embodiment shown herein several modifications are possible. A possible modification concerns the implementation of the current mirror. When a further cascoded MOS transistor and a further cascode MOS transistor are added to the current mirror shown, the further cascoded MOS transistor and the further cascode MOS transistor being coupled parallel to the second cascoded MOS transistor and the second cascode MOS transistor, the resulting current mirror will supply a further output current in addition to the said output current. A further modification concerns the implementation of the bias stage. Although the bias stage shown herein comprises the first and the second bias current source and the first, the second and the third bias MOS transistor, the relevant bias stage requires only a first gate-source voltage and a second gate-source voltage, which gate-source voltages are coupled in series opposition between the gates of the cascoded MOS transistors and the gates of the cascode MOS transistors. With respect to the gate-source voltages the resulting bias stage can be constructed in a variety ways. With an equal width-length ratio of the first and the second bias MOS transistor the first bias current source can, for example, be constructed to generate a first bias current which is a factor of four smaller than the second bias current generated by the second current source. Conversely, the first bias current source can be dispensed with if the third bias MOS transistor generates a constant current related to the second bias current generated by the second bias current source.

Claims (3)

  1. An integrated circuit comprising a cascode current mirror, a bias stage for biassing the cascode current mirror, a first supply voltage terminal (13) for receiving a first supply voltage, and a second supply voltage terminal (14) for receiving a second supply voltage, the cascode current mirror having an input terminal (11) for receiving an input current, an output terminal (12) for supplying an output current, a first cascoded MOS transistor (21) having a gate coupled to the input terminal (11), a source coupled to the second supply voltage terminal (14), and a drain, a first cascode MOS transistor (22) having a gate coupled to the bias stage, a source coupled to the drain of the first cascoded MOS transistor (21), and a drain coupled to the input terminal (11), a second cascoded MOS transistor (23) having a gate coupled to the gate of the first cascoded MOS transistor (21), a source coupled to the source of the first cascoded MOS transistor (21), and a drain, and a second cascode MOS transistor (24) having a gate coupled to the gate of the first cascode MOS transistor (22), a source coupled to the drain of the second cascoded MOS transistor (23), and a drain coupled to the output terminal (12),
    characterized in that the bias stage comprises a first bias current source (31) for generating a first bias current, a second bias current source (32) for generating a second bias current, a first bias MOS transistor (41) having a gate coupled to the gates of the two cascoded MOS transistors (21, 23), a source, and a drain coupled to the first supply voltage terminal (13) via the first bias current source (31), a second bias MOS transistor (42) having a gate coupled to the gates of the two cascode MOS transistors (22, 24), a source coupled to the source of the first bias MOS transistor (41), and a drain coupled to the first supply voltage terminal (13) via the second bias current source (32), and a third bias MOS transistor (43) coupled between the sources of the two bias MOS transistors (41, 42) and the second supply voltage terminal (14).
  2. An integrated circuit as claimed in Claim 1, characterized in that the gate of the second bias MOS transistor (42) is coupled to the drain of the second bias MOS transistor (42).
  3. An integrated circuit as claimed in Claim 1 or 2, characterized in that the third bias MOS transistor (43) has a gate coupled to the drain of the first bias MOS transistor (41), a source coupled to the second supply voltage terminal (14), and a drain coupled to the sources of the first and the second bias MOS transistor (41, 42).
EP19940200227 1993-02-12 1994-02-07 Integrated circuit comprising a cascode current mirror Expired - Lifetime EP0613072B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP19940200227 EP0613072B1 (en) 1993-02-12 1994-02-07 Integrated circuit comprising a cascode current mirror

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
EP93200380 1993-02-12
EP93200380 1993-02-12
EP19940200227 EP0613072B1 (en) 1993-02-12 1994-02-07 Integrated circuit comprising a cascode current mirror

Publications (2)

Publication Number Publication Date
EP0613072A1 EP0613072A1 (en) 1994-08-31
EP0613072B1 true EP0613072B1 (en) 1997-06-18

Family

ID=26133653

Family Applications (1)

Application Number Title Priority Date Filing Date
EP19940200227 Expired - Lifetime EP0613072B1 (en) 1993-02-12 1994-02-07 Integrated circuit comprising a cascode current mirror

Country Status (1)

Country Link
EP (1) EP0613072B1 (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE19507155C1 (en) * 1995-03-01 1996-08-14 Itt Ind Gmbh Deutsche Current mirror in MOS technology with widely controllable cascode levels
US6621235B2 (en) * 2001-08-03 2003-09-16 Koninklijke Philips Electronics N.V. Integrated LED driving device with current sharing for multiple LED strings
US7541871B2 (en) 2007-05-02 2009-06-02 Micron Technology, Inc. Operational transconductance amplifier (OTA)

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4471292A (en) * 1982-11-10 1984-09-11 Texas Instruments Incorporated MOS Current mirror with high impedance output
US4477782A (en) * 1983-05-13 1984-10-16 At&T Bell Laboratories Compound current mirror
EP0226721B1 (en) * 1985-09-30 1992-11-25 Siemens Aktiengesellschaft Switchable bipolar current source
GB8913439D0 (en) * 1989-06-12 1989-08-02 Inmos Ltd Current mirror circuit

Also Published As

Publication number Publication date
EP0613072A1 (en) 1994-08-31

Similar Documents

Publication Publication Date Title
US5373228A (en) Integrated circuit having a cascode current mirror
US5880582A (en) Current mirror circuit and reference voltage generating and light emitting element driving circuits using the same
US5087891A (en) Current mirror circuit
US5952884A (en) Current mirror circuit and semiconductor integrated circuit having the current mirror circuit
US4471292A (en) MOS Current mirror with high impedance output
US5959446A (en) High swing current efficient CMOS cascode current mirror
EP0138823B1 (en) A current source circuit having reduced error
US5847556A (en) Precision current source
US4945258A (en) Monolithic gaAs high speed switch driver
US4983929A (en) Cascode current mirror
JPH11353045A (en) Band gap type reference voltage generating circuit
US5515010A (en) Dual voltage level shifted, cascoded current mirror
US5543745A (en) Voltage controlled current source and bias generation circuit using such current source
EP0643478A1 (en) Cascode circuit operable at a low working voltage and having a high output impedance
US5892388A (en) Low power bias circuit using FET as a resistor
US6127854A (en) Differential comparator with stable switching threshold
US4760284A (en) Pinchoff voltage generator
EP0613072B1 (en) Integrated circuit comprising a cascode current mirror
EP0397408A1 (en) Reference voltage generator
US5442319A (en) Active biasing control for class-AB CMOS operational amplifiers
US5221864A (en) Stable voltage reference circuit with high Vt devices
US5886571A (en) Constant voltage regulator
US4577119A (en) Trimless bandgap reference voltage generator
US6556070B2 (en) Current source that has a high output impedance and that can be used with low operating voltages
US5164614A (en) Low power bias voltage generating circuit comprising a current mirror

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): DE FR GB IT

17P Request for examination filed

Effective date: 19950228

17Q First examination report despatched

Effective date: 19960507

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB IT

REF Corresponds to:

Ref document number: 69403832

Country of ref document: DE

Date of ref document: 19970724

ET Fr: translation filed
PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed
REG Reference to a national code

Ref country code: FR

Ref legal event code: CD

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20010216

Year of fee payment: 8

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20010227

Year of fee payment: 8

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20010420

Year of fee payment: 8

REG Reference to a national code

Ref country code: GB

Ref legal event code: IF02

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20020207

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20020903

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20020207

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20021031

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IT

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20050207