DE59208836D1 - Circuit arrangement for testing integrated circuits - Google Patents

Circuit arrangement for testing integrated circuits

Info

Publication number
DE59208836D1
DE59208836D1 DE59208836T DE59208836T DE59208836D1 DE 59208836 D1 DE59208836 D1 DE 59208836D1 DE 59208836 T DE59208836 T DE 59208836T DE 59208836 T DE59208836 T DE 59208836T DE 59208836 D1 DE59208836 D1 DE 59208836D1
Authority
DE
Germany
Prior art keywords
integrated circuits
circuit arrangement
testing integrated
testing
arrangement
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE59208836T
Other languages
German (de)
Inventor
Josef Dipl Ing Hoelzle
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Siemens AG
Original Assignee
Siemens AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Siemens AG filed Critical Siemens AG
Application granted granted Critical
Publication of DE59208836D1 publication Critical patent/DE59208836D1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318502Test of Combinational circuits
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318516Test of programmable logic devices [PLDs]
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/51Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
    • H03K17/56Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
    • H03K17/60Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being bipolar transistors
    • H03K17/62Switching arrangements with several input- output-terminals, e.g. multiplexers, distributors
    • H03K17/6257Switching arrangements with several input- output-terminals, e.g. multiplexers, distributors with several inputs only combined with selecting means
    • H03K17/6264Switching arrangements with several input- output-terminals, e.g. multiplexers, distributors with several inputs only combined with selecting means using current steering means

Landscapes

  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Tests Of Electronic Circuits (AREA)
DE59208836T 1991-03-06 1992-02-11 Circuit arrangement for testing integrated circuits Expired - Fee Related DE59208836D1 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
DE4107172A DE4107172C2 (en) 1991-03-06 1991-03-06 Circuit arrangement for testing integrated digital circuits

Publications (1)

Publication Number Publication Date
DE59208836D1 true DE59208836D1 (en) 1997-10-09

Family

ID=6426612

Family Applications (2)

Application Number Title Priority Date Filing Date
DE4107172A Expired - Fee Related DE4107172C2 (en) 1991-03-06 1991-03-06 Circuit arrangement for testing integrated digital circuits
DE59208836T Expired - Fee Related DE59208836D1 (en) 1991-03-06 1992-02-11 Circuit arrangement for testing integrated circuits

Family Applications Before (1)

Application Number Title Priority Date Filing Date
DE4107172A Expired - Fee Related DE4107172C2 (en) 1991-03-06 1991-03-06 Circuit arrangement for testing integrated digital circuits

Country Status (5)

Country Link
US (1) US5248937A (en)
EP (1) EP0508061B1 (en)
JP (1) JP3229359B2 (en)
DE (2) DE4107172C2 (en)
IE (1) IE80388B1 (en)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0394183A (en) * 1989-05-19 1991-04-18 Fujitsu Ltd Testing method for semiconductor integrated circuit and circuit therefor
US5428626A (en) * 1993-10-18 1995-06-27 Tektronix, Inc. Timing analyzer for embedded testing
DE10059484B4 (en) * 2000-02-21 2005-07-21 Hewlett-Packard Development Co., L.P., Houston Device for data forwarding
US6707831B1 (en) 2000-02-21 2004-03-16 Hewlett-Packard Development Company, L.P. Mechanism for data forwarding
DE10145727B4 (en) * 2001-09-17 2013-07-11 Qimonda Ag Method and device for reducing the power consumption of an electronic circuit
JP2003222659A (en) * 2002-01-31 2003-08-08 Umc Japan Analysis simulator, analysis simulation method and analysis simulation program
US7180594B2 (en) * 2004-05-27 2007-02-20 Finesse Instruments, Llc. Method and apparatus for verifying proper operation of a photometric device, such as a cell density probe

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4042830A (en) * 1975-11-25 1977-08-16 The United States Of America As Represented By The Secretary Of The Navy Solid state programmable dynamic load simulator
US4465971A (en) * 1982-03-15 1984-08-14 Rca Corporation Circuit for coupling signals to or from a circuit under test
US4720672A (en) * 1984-06-27 1988-01-19 Jon Turino Testability system
JPS63246920A (en) * 1987-04-02 1988-10-13 Agency Of Ind Science & Technol Unit cell for josephson data selector
DD262924A1 (en) * 1987-08-12 1988-12-14 Mittweida Ing Hochschule CIRCUIT ARRANGEMENT FOR THE PROTECTIVE STRUCTURING OF DIGITAL CIRCUITS
US4932027A (en) * 1988-03-22 1990-06-05 Texas Instruments Incorporated Single-level multiplexer
US5068599A (en) * 1989-10-23 1991-11-26 Texas Instruments Incorporated Integrated circuit having an enabling circuit for controlling primary and secondary subcircuits

Also Published As

Publication number Publication date
IE80388B1 (en) 1998-06-03
EP0508061B1 (en) 1997-09-03
DE4107172C2 (en) 1997-08-07
EP0508061A3 (en) 1993-07-28
IE920706A1 (en) 1992-09-09
JPH05172907A (en) 1993-07-13
JP3229359B2 (en) 2001-11-19
US5248937A (en) 1993-09-28
DE4107172A1 (en) 1992-09-10
EP0508061A2 (en) 1992-10-14

Similar Documents

Publication Publication Date Title
DE69431844D1 (en) TEST DEVICE FOR PRINTED CIRCUITS
DE69301393D1 (en) VERSION FOR TESTING INTEGRATED CIRCUITS
DE69115776D1 (en) TEST DEVICE FOR INTEGRATED CIRCUITS
DE69400884D1 (en) Socket for testing integrated circuits
DE69127060D1 (en) Integrated Circuit Tester
DE69233067D1 (en) Integrated circuits
DE69226098T2 (en) Local contact connections for integrated circuits
KR960702908A (en) INTEGRATED CIRCUIT PROBING APPARATUS INCLUDING A CAPACITOR BYPASS STRUCTURE
DE69130693T2 (en) Built-in self-test for integrated circuits
DE69119603D1 (en) STACKED ARRANGEMENT FOR INTEGRATED CIRCUITS
DE69226987D1 (en) Local connections for integrated circuits
DE69734815D1 (en) CASE NEEDLE BED TEST DEVICE FOR FITTED PRINTED CIRCUITS
DE69228214D1 (en) Connector assemblies for testing integrated circuits in the housing
DE3582752D1 (en) TEST DEVICE FOR INTEGRATED CIRCUITS.
KR960015836A (en) Integrated Circuit Tester
DE69016962D1 (en) Dynamic isolation circuit for integrated circuits.
DE69030223D1 (en) Stacked multi-layer substrate for mounting integrated circuits
DE58906591D1 (en) Circuit arrangement for protecting electronic circuits against overvoltage.
DE69319273D1 (en) Test procedure for integrated semiconductor circuit
DE69223786T2 (en) Current measuring arrangement for testing integrated circuits
KR930015989U (en) Memory device test mode circuit
DE59208836D1 (en) Circuit arrangement for testing integrated circuits
EP0506462A3 (en) Test signal output circuit for lsi
DE69203049D1 (en) Basic board for printed circuits.
FR2633055B2 (en) IMPROVEMENTS ON CIRCUIT TESTERS

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee