CN202979124U - High gain photoelectric detector unit reading circuit having function of correlated double sampling - Google Patents

High gain photoelectric detector unit reading circuit having function of correlated double sampling Download PDF

Info

Publication number
CN202979124U
CN202979124U CN 201220661189 CN201220661189U CN202979124U CN 202979124 U CN202979124 U CN 202979124U CN 201220661189 CN201220661189 CN 201220661189 CN 201220661189 U CN201220661189 U CN 201220661189U CN 202979124 U CN202979124 U CN 202979124U
Authority
CN
China
Prior art keywords
sampling
switch
correlated
double
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CN 201220661189
Other languages
Chinese (zh)
Inventor
檀柏梅
牛新环
高振斌
潘国峰
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hebei University of Technology
Original Assignee
Hebei University of Technology
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hebei University of Technology filed Critical Hebei University of Technology
Priority to CN 201220661189 priority Critical patent/CN202979124U/en
Application granted granted Critical
Publication of CN202979124U publication Critical patent/CN202979124U/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Landscapes

  • Transforming Light Signals Into Electric Signals (AREA)

Abstract

The utility model relates to a high gain photoelectric detector unit reading circuit having a function of correlated double sampling. The circuit comprises a high gain cascode amplifier, a set of integrator capacitors comprising a capacitor Cint1, Cint2 and a mode gating switch Smod, a sampling capacitor Csh, a sampling switch Ssh, a column selection switch Ssel, a set of integrator switches which comprise a switch set Sint and a switch set Sintd and have the function of correlated double sampling, and a pair of mirror image current sources comprising a transistor M5 and a current source IBIAS, wherein transistors M1, M2, M3 and M4 form the high gain cascode amplifier, VBIASP1 and VBIASP2 respectively provide fixed bias voltages for the M2 and the M3, so injection efficiency of a photoelectric detector can be effectively improved. The special integrator switches have the function of correlated double sampling to facilitate simplification of a circuit structure and saving of a chip area and power consumption. An integrator voltage sampling mode based on charge transfer can effectively reduce influence of column bus parasitic capacitance. The circuit can effectively guarantee stable work of an infrared imaging system.

Description

High-gain photodetector unit reading circuit with the correlated-double-sampling function
Technical field
The utility model relates to a kind of reading circuit, particularly a kind of high-gain photodetector unit reading circuit with the correlated-double-sampling function.
Background technology
Infrared imaging system is comprised of optical lens, detector array, reading circuit and digital imagery algorithm.The effect of reading circuit be with the faint light current signal that Infrared Detectors produces amplify, denoising and analog signal figure conversion.Along with the development of modern infrared technology, the performance of reading circuit has become the deciding factor of infrared imaging system quality.Due to the continuous progress of semiconductor process techniques, infrared focal plane array increases gradually, and size and the power consumption of reading circuit also had higher requirement.And in the unit reading circuit, the element integral device is owing to directly being connected with detector, play photoelectric current pre-amplification and the effect that improves driving force, so its performance directly determined the quality of whole reading circuit system.
The unit reading circuit adopts the form of charge integration usually, collects the detector photogenerated charge and is converted into voltage signal and read.The performance requirement of element integral device mainly contains: element integral device circuit area is limited by pixel cell area, and this just means that the integrator circuit structure usually can not be too complicated, and the number of devices of using is too much unsuitable; Element integral device noise is less than noise of detector; Element integral device working temperature is identical with the detector working temperature, and has good impedance matching; The element integral device should have the good linearity and responsiveness; It is low that element integral device power consumption should be tried one's best, and affects the detector working temperature to avoid the excessive heat radiation of circuit, causes detector performance to descend.
Infrared focal plane array commonly used unit reading circuit mainly comprises: direct detector integration (DDI) structure, directly injecting structure (DI), buffering are directly injected (BDI) structure, grid modulation input (GMI) structure, electric capacity trsanscondutance amplifier (CTIA) structure etc.Wherein, the CTIA structure advantages such as injection efficiency is high owing to having, the linearity is good become unit reading circuit structure desirable under a lot of applied environments.Limit but be subject to the reading circuit cellar area, in the CTIA structure, amplifier adopts the structure of simple common-source amplifier or five pipe differential amplifiers usually, and its voltage gain is usually very low, can't satisfy the application demand to the very high read-out system of linearity.Simultaneously, due to the CTIA structure in the process that integrating capacitor resets, be subjected to the impact of semiconductor process variation, can produce fixed pattern noise (FPN), therefore the rear class at the unit reading circuit that usually needs connects one-level correlated-double-sampling (CDS) circuit, in order to eliminate FPN, the area of whole like this circuit, power consumption and complexity all can improve.
Therefore, provide a kind of simple in structure, dependable performance, the high-gain photodetector unit reading circuit with the correlated-double-sampling function easy and simple to handle is one of these those skilled in the art problem that need address.
The utility model content
The purpose of this utility model is to overcome above-mentioned weak point, and a kind of simple in structure, reasonable in design, dependable performance, the high-gain photodetector unit reading circuit with the correlated-double-sampling function that applicability is strong are provided.
The technical scheme that adopts of the utility model is for achieving the above object: a kind of high-gain photodetector unit reading circuit with the correlated-double-sampling function, it is characterized in that this circuit is by a high-gain common source and common grid amplifier, one group of integrating capacitor, a sampling capacitance, a sampling switch, a column selection switch, one group of integral restrictor and a pair of mirror current source with the correlated-double-sampling function connects to form;
Wherein, one group of integrating capacitor is connected across the common source and common grid amplifier input, exports two ends, and completing the faint light current conversion is the function of integral voltage signal; The integrating capacitor group that is made of capacitor C int1, Cint2 and pattern gating switch Smod is controlled by pattern gating switch Smod, realizes the regulation and control of different charge storage;
Control respectively integral restrictor Sint and Sintd by one group of inversion clock, realize the offset voltage correlated-double-sampling of eliminating and the function that increases the integral voltage output area;
A pair of mirror current source is made of transistor M5 and current source IBIAS;
Sampling switch Ssh is combined with sampling capacitance Csh serial connection mode, coordinates column selection switch S sel to realize the row reading out structure of charge transfer type.
The beneficial effects of the utility model are: the high-gain common source and common grid amplifier that this circuit is provided with can effectively improve the injection efficiency of photodetector.
Unique integral restrictor sequential has the correlated-double-sampling function, is of value to the simplification circuit structure, saving chip area and power consumption.Can effectively reduce the impact of column bus parasitic capacitance based on the integral voltage sampled form of electric charge transfer.
The utility model is simple in structure, reasonable in design, dependable performance, applicability are strong; Be applied to infrared imaging system, the work that the effective guarantee infrared imaging system is stable, effect highly significant.
Description of drawings
Fig. 1 is traditional CT IA element circuit schematic diagram;
Fig. 2 is the utility model CTIA element circuit schematic diagram.
Embodiment
Below in conjunction with accompanying drawing and preferred embodiment, details are as follows to embodiment, structure, feature that foundation the utility model provides:
At first analyze traditional CTIA element circuit, as shown in Figure 1, traditional CT IA structure it comprise integrating capacitor Cint on feedback control loop of an operational amplifier OPAMP,, reset transistor switch M1 in parallel with integrating capacitor and one-cell switching switch M2.At reseting stage, reset switch M1 is closed, is equivalent to the integrating capacitor shorted on both ends, and to the integrating capacitor discharge, due to the empty short characteristic of operational amplifier, amplifier output voltage resets to Vbias simultaneously.After integration began, constant detector photoelectric current was to the integrating capacitor integration, and amplifier output voltage becomes:
V out = V bias + A 1 + A · I × t C int - - - ( 1 )
Wherein, I is the detector photoelectric current, and t is the time of integration, and Cint is the integrating capacitor value, and A is the amplifier open-loop gain.Can find out from formula, the injection efficiency of CTIA is:
η int , CTIA = A 1 + A - - - ( 2 )
Therefore, as long as amplifier open-loop gain A is enough large, just can guarantee very high injection efficiency, but a very large problem of CTIA structure is exactly the existence due to amplifier offset voltage Voff, just make the starting voltage of integrator output voltage become Vbias+Voff from Vbias, due to the inconsistency of Voff in pel array, finally can cause FPN, therefore usually to increase one-level CDS circuit after the CTIA circuit, to eliminate FPN.
the CTIA element circuit structure that the utility model proposes, as shown in Figure 2, a kind of high-gain photodetector unit reading circuit with the correlated-double-sampling function, this circuit by a high-gain common source and common grid amplifier (by transistor M1, M2, M3 and M4 consist of, VBIASP1 and VBIASP2 are respectively M2 and the M3 pipe provides fixed bias voltage), one group of integrating capacitor is (by capacitor C int1, Cint2 and pattern gating switch Smod consist of), a sampling capacitance (Csh), a sampling switch (Ssh), a column selection switch (Ssel), one group of integral restrictor with the correlated-double-sampling function (switches set Sint and Sintd) and a pair of mirror current source (being made of transistor M5 and current source IBIAS) form.
Wherein, the common source and common grid amplifier that main amplifier adopts is in series by two PMOS pipes and two NMOS pipes, realizes that gain improves function.
One group of integrating capacitor is connected across amplifier input and output two ends, and completing the faint light current conversion is the function of integral voltage signal.The integrating capacitor group is controlled by pattern gating switch Smod, and (as shown in Figure 2) realizes the regulation and control of different charge storage.
Control respectively integral restrictor Sint and Sintd by one group of inversion clock, realize the offset voltage correlated-double-sampling of eliminating and the function that increases the integral voltage output area; Namely by the alternately gating (as shown in Figure 2) of switches set Sint and Sintd, complete correlated-double-sampling and increase the integral voltage output area.
Sampling switch Ssh is combined with sampling capacitance Csh serial connection mode, and (as shown in Figure 2) coordinates column selection switch S sel to realize the row reading out structure of charge transfer type, can effectively reduce the impact that the column bus parasitic capacitance is read integral voltage.
The utility model has adopted a kind of CTIA structure with inner CDS function, need not extra CDS circuit and just can eliminate the FPN that causes due to the amplifier imbalance.Simultaneously, in order to reduce circuit area, do not adopt traditional differential amplifier structure yet in the design of amplifier, but used the common source and common grid amplifier structure of a high-gain, and in order to reduce noise, the amplifier input pipe has used low noise PMOS pipe.
In circuit, the Smod switch is the gating switch of two kinds of different charge storage patterns, by opening or closing Smod, realizes that the switching of different charge storage is to adapt to different application demands.Compare with traditional CTIA circuit, increased by two groups of integral control switches in the structure that the utility model proposes.Its operation principle is: at reseting stage, the Sint switch is closed, the Sintd switch disconnects, and be not simply with the short circuit at integrating capacitor two ends and be connected across respectively on the input/output terminal of amplifier this moment, but the bottom crown of integrating capacitor is connected on a fixed reference level VREF2; When integration phase begins, the Sint switch disconnects, and the Sintd switch is closed, and constant detector photoelectric current is to the integrating capacitor integration, and amplifier output voltage becomes:
V out = V REF 2 + A 1 + A · I × t C int - - - ( 3 )
The starting voltage of comparing with formula (1) due to integral output voltage is a fixed reference level VREF2 who has nothing to do with amplifier performance, therefore, can not produce the problem of FPN.Simultaneously, by Rational choice VREF2 value, make it less than the output voltage that resets of amplifier, can also suitably increase the output voltage range of element circuit.In order to guarantee that CTIA has sufficiently high injection efficiency, amplifier circuit adopts high-gain common source and common grid amplifier structure, and its open-loop gain is:
A = 1 2 g m 1 ( g m 2 R ds 1 R ds 2 / / g m 3 R ds 3 R ds 4 ) - - - ( 4 )
Wherein, gm1, gm2 and gm3 are respectively the mutual conductance of transistor M1, M2 and M3, and Rds1, Rds2, Rds3 and Rds4 are respectively the output impedance of transistor M1, M2, M3 and M4.Than traditional amplifier architecture, its gain can improve nearly 40dB.
The biasing circuit of Unit Amplifier adopts row to share bias structure, and to reduce power consumption, the bias circuit of every row is outside in cell array simultaneously, to save limited cellar area.
The row output circuit adopts the charge transfer type amplifier architecture, to adapt to integral voltage sampled form of the present utility model.
Above-mentionedly with reference to embodiment, this high-gain photodetector unit reading circuit with the correlated-double-sampling function is described in detail; illustrative rather than determinate; therefore in the variation and the modification that do not break away under the utility model general plotting, within should belonging to protection range of the present utility model.

Claims (5)

1. high-gain photodetector unit reading circuit with the correlated-double-sampling function, it is characterized in that this circuit is by a high-gain common source and common grid amplifier, one group of integrating capacitor, a sampling capacitance, a sampling switch, a column selection switch, one group of integral restrictor and a pair of mirror current source with the correlated-double-sampling function connects to form;
Wherein, one group of integrating capacitor is connected across the common source and common grid amplifier input, exports two ends; The integrating capacitor group that is made of capacitor C int1, Cint2 and pattern gating switch Smod is controlled by pattern gating switch Smod;
Control respectively integral restrictor Sint and Sintd by one group of inversion clock, realize the offset voltage correlated-double-sampling of eliminating and the function that increases the integral voltage output area;
A pair of mirror current source is made of transistor M5 and current source IBIAS;
Sampling switch Ssh is combined with sampling capacitance Csh serial connection mode, coordinates column selection switch S sel to realize the row reading out structure of charge transfer type.
2. the high-gain photodetector unit reading circuit with the correlated-double-sampling function according to claim 1, is characterized in that described common source and common grid amplifier is in series by two PMOS pipes and two NMOS pipes.
3. the high-gain photodetector unit reading circuit with the correlated-double-sampling function according to claim 1, is characterized in that the alternately gating by switches set Sint and Sintd, completes correlated-double-sampling and increase the integral voltage output area.
4. the high-gain photodetector unit reading circuit with the correlated-double-sampling function according to claim 1, the connected mode that it is characterized in that described sampling switch and sampling capacitance is the row playback mode that is conducive to realize charge transfer type.
5. the high-gain photodetector unit reading circuit with the correlated-double-sampling function according to claim 1, is characterized in that controlling by the Smod switch selection that realizes different charge storage.
CN 201220661189 2012-12-05 2012-12-05 High gain photoelectric detector unit reading circuit having function of correlated double sampling Expired - Fee Related CN202979124U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN 201220661189 CN202979124U (en) 2012-12-05 2012-12-05 High gain photoelectric detector unit reading circuit having function of correlated double sampling

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN 201220661189 CN202979124U (en) 2012-12-05 2012-12-05 High gain photoelectric detector unit reading circuit having function of correlated double sampling

Publications (1)

Publication Number Publication Date
CN202979124U true CN202979124U (en) 2013-06-05

Family

ID=48520140

Family Applications (1)

Application Number Title Priority Date Filing Date
CN 201220661189 Expired - Fee Related CN202979124U (en) 2012-12-05 2012-12-05 High gain photoelectric detector unit reading circuit having function of correlated double sampling

Country Status (1)

Country Link
CN (1) CN202979124U (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104266764A (en) * 2014-09-30 2015-01-07 天津工业大学 Reading circuit for infrared planar array detector
CN109474795A (en) * 2018-10-31 2019-03-15 天津大学 A kind of low-noise pixel circuit structure based on transconductance cell
CN112738359A (en) * 2020-12-30 2021-04-30 长春长光辰芯光电技术有限公司 CTIA pixel unit
WO2024082745A1 (en) * 2022-10-17 2024-04-25 复旦大学 Ctia readout circuit adapted to two-dimensional photoconductive detector

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104266764A (en) * 2014-09-30 2015-01-07 天津工业大学 Reading circuit for infrared planar array detector
CN104266764B (en) * 2014-09-30 2017-05-03 天津工业大学 Reading circuit for infrared planar array detector
CN109474795A (en) * 2018-10-31 2019-03-15 天津大学 A kind of low-noise pixel circuit structure based on transconductance cell
CN112738359A (en) * 2020-12-30 2021-04-30 长春长光辰芯光电技术有限公司 CTIA pixel unit
WO2024082745A1 (en) * 2022-10-17 2024-04-25 复旦大学 Ctia readout circuit adapted to two-dimensional photoconductive detector

Similar Documents

Publication Publication Date Title
CN104251739B (en) A kind of single capacitor correlated-double-sampling uncooled ir reading circuit
CN102809436B (en) Infrared array focal plane read-out circuit
CN202979124U (en) High gain photoelectric detector unit reading circuit having function of correlated double sampling
CN202885976U (en) Infrared focal-plane array read-out circuit
CN104568169B (en) The infrared focal plane read-out circuit of function is eliminated with imbalance
CN101924555A (en) A/D converter, solid-state image capturing device and electronic message unit
CN105306845B (en) A kind of correlated double sampling circuit for eliminating imbalance
CN103118236A (en) Device and method for compensating dark current of image sensor
CN103533265A (en) High-speed global shutter image sensor pixel and signal transfer control method thereof
CN105282460A (en) Enhanced dynamic range reading method and circuit having offset cancellation
TW201429162A (en) Switching readout device
CN101806630B (en) Reading circuit based on relaxor ferroelectric monocrystal pyroelectric detector
CN102818637A (en) CTIA (Capacitive Transimpedance Amplifier) structure input stage applicable to readout circuit of IRFPA (Infrared Focus Plane Arrray)
CN104253590A (en) Fully differential operational amplifier modular circuit, analog-to-digital converter and readout integrated circuit
CN100380932C (en) Pixel unit circuit of focal plane readout circuit
CN102722213B (en) Photovoltaic detector read-out unit circuit applying inverted voltage follower
CN102095501B (en) IRFPA (Infrared Focal Plane Array) and read-out circuit thereof
CN106331542A (en) High dynamic focal plane readout circuit and sampling method thereof
CN103852174B (en) There is the reading integrated circuit of memory function background suppression structure
Zhou et al. A high-precision and high-linearity readout integrated circuit for infrared focal plane array applications
CN102252759A (en) Infrared focal plane readout integrated circuit with digital output
CN204085704U (en) A kind of novel sensing circuit for infrared surface formation detector
CN104065890A (en) High-speed BDI-type pixel unit circuit
CN104266764A (en) Reading circuit for infrared planar array detector
CN102457232A (en) High-linearity and high-injection-efficiency CTIA (capacitor trans-impedance amplifier) unit circuit

Legal Events

Date Code Title Description
C14 Grant of patent or utility model
GR01 Patent grant
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20130605

Termination date: 20151205

EXPY Termination of patent right or utility model