CN1713368A - Method for fabricating semiconductor device - Google Patents

Method for fabricating semiconductor device Download PDF

Info

Publication number
CN1713368A
CN1713368A CNA2004100821796A CN200410082179A CN1713368A CN 1713368 A CN1713368 A CN 1713368A CN A2004100821796 A CNA2004100821796 A CN A2004100821796A CN 200410082179 A CN200410082179 A CN 200410082179A CN 1713368 A CN1713368 A CN 1713368A
Authority
CN
China
Prior art keywords
approximate
type
layer
metal layer
metal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CNA2004100821796A
Other languages
Chinese (zh)
Other versions
CN100346465C (en
Inventor
李柱玩
金俊基
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix Inc
Original Assignee
Hynix Semiconductor Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hynix Semiconductor Inc filed Critical Hynix Semiconductor Inc
Publication of CN1713368A publication Critical patent/CN1713368A/en
Application granted granted Critical
Publication of CN100346465C publication Critical patent/CN100346465C/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28512Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28512Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
    • H01L21/28518Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table the conductive layers comprising silicides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • H01L21/76846Layer combinations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76853Barrier, adhesion or liner layers characterized by particular after-treatment steps
    • H01L21/76861Post-treatment or after-treatment not introducing additional chemical elements into the layer
    • H01L21/76864Thermal treatment
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/48Data lines or contacts therefor
    • H10B12/485Bit line contacts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/4966Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a composite material, e.g. organic material, TiN, MoSi2
    • H01L29/4975Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a composite material, e.g. organic material, TiN, MoSi2 being a silicide layer, e.g. TiSi2
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/48Data lines or contacts therefor
    • H10B12/482Bit lines

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Semiconductor Memories (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

The present invention provides a method for fabricating a semiconductor device capable of preventing a contact resistance from increasing in a region contacted to an N-type conductive region during forming a conductive pattern directly contacted to the N-type conductive region including a conductive pattern and silicon, and preventing an increase in a parasitic capacity of the conductive pattern according to an increase in a thickness of a barrier layer.

Description

The method that is used for producing the semiconductor devices
Technical field
The present invention relates to a kind of method that is used for producing the semiconductor devices; And more specifically, relate to a kind of method of making the semiconductor device that can reduce the conduction region that comprises silicon and the contact resistance between the conductive pattern.
Background technology
The dynamic random access memory of semiconductor storage unit (DRAM) is divided into two districts.One is cellular zone (cell region), and it comprises a plurality of unit cells of being made up of transistor and capacitor (1T1C), and another is an external zones.
For example, bit line is the line of actual transmission data and the source that is connected to cell transistor.For cellular zone, bit line is electrically interconnected in the unit contact plug, and it is contacted with the source/drain junction district of gate electrode by bit line contact plug.For comprising the external zones that is used for sensing and amplifies the bit line sense amplifier of the cell data that sends by bit line, bit line sense amplifier, more specifically be the transistorized grid that form bit line sense amplifier and source/drain junction, and the electrical interconnection between the bit line is necessary.
Fig. 1 is the figure of a semiconductor device of explanation, and this semiconductor device comprises the bit line of the doped diffusion region that directly is contacted with substrate.
With reference to figure 1, gate insulation layer 101, grid conductive layer 102 and the hard mask 103 that insulate are stacked on the substrate 100 and the gate electrode G that is provided with sept 104 and etching stop layer 105 in the side is formed.At this, both all indicate the possibility of sept expression numeral 104 and 105.Say unceasingly, form by side autoregistration itself and gate electrode such as the impurity diffusion zone 106 of the source/leakage that enlarges from substrate surface.Insulating barrier 107 is formed on the gate electrode G, and insulating barrier is etched to form opening, and promptly contact hole 108, thereby expose impurity diffusion zone 106.Along being formed the profile of opening 108, form and have by piling up the barrier layer of titanium (Ti) layer 109 and titanium nitride (TiN) layer 110 and 111 structure that forms, and tungsten layer 112 being formed on the barrier layer.Therefore, tungsten layer 112 forms the bit line (B/L) that is in electrical contact with the impurity diffusion zone 112 of substrate 100 by the barrier layer.
The process that forms the composition of Fig. 1 is briefly described.
Insulating barrier 107 is deposited on that the gate electrode G that provided goes up and by chemico-mechanical polishing (CMP) method or time etching (etch back) process and complanation insulating barrier 107.Afterwards, photoresist figure (not shown) is formed on the insulating barrier 107 of complanation, and the opening 108 that exposes impurity diffusion zone 106 then is by coming etching insulating barrier 107 to form by use photoresist figure as etching mask.
Subsequently, along the profile that is formed opening 108, Ti layer 109 and TiN layer 110 are deposited successively.Then, bring out reaction between impurity diffusion zone 106 and the Ti layer 109 by implementing thermal process, and form above two-layer titanium silicide (TiSi at the interface thus 2) layer.
Forming TiSi 2Form after the layer in the process of tungsten layer 112 subsequently, be formed to prevent the diffusion of tungsten as the TiN layer 111 of additional barrier.At this moment, TiN layer 111 forms by adopting the chemical vapor deposition (CVD) method, and tungsten layer 112 is also by using the CVD method to form.
Subsequently, be formed on the tungsten layer 112 by piling up the mask graph that hard mask of photoresist figure or polysilicon and photoresist figure form.Afterwards, come optionally etching tungsten layer 112 and barrier layer, form bit line thus by using mask graph.
For the bit line contact that forms semiconductor device, in being contacted with the bit line contact zone of p type impurity diffusion region, carry out additional ions and inject to improve the doping content of the boron (B) around contacting.Yet it is unnecessary that arsenic (As) or phosphorus (Ph) ion are infused in the bit line contact zone that is contacted with N type impurity diffusion zone.
Therefore, for the high integrated device that has less than the size of approximate 800 , current capacity is owing to the increase of the transistorized resistance of N NMOS N-channel MOS N (NMOS) reduces, so the service speed of device is slack-off.Simultaneously, for barrier layer in the contact zone, i.e. the formation of diffusion impervious layer, according to prior art, Ti layer and TiN layer form by the physical vapor deposition (PVD) method, form TiSi thus 2At this moment, because the PVD method, the barrier layer is difficult to be formed on the sidewall of contact, therefore comes other depositing TiN layer to cover the sidewall of contact by the CVD method.Therefore, have the thick barrier layer of scope and be formed under the tungsten layer that forms bit line, improve the height of whole bit line thus from approximate 500 to the thickness of approximate 600 .Therefore, the parasitic capacitance of bit line increases, the operating characteristic of the device of having demoted thus.
Summary of the invention
Therefore, the purpose of this invention is to provide a kind of method that is used for producing the semiconductor devices, this semiconductor device can prevent that in the process that forms the conductive pattern directly be contacted with the N type conduction region that comprises conductive pattern and silicon contact resistance is being contacted with in the district of N type conduction region to be increased, and prevents the increase of the parasitic capacitance of the conductive pattern that causes according to the increase of the thickness on barrier layer.
According to one aspect of the present invention, a kind of like this method that is used for producing the semiconductor devices is provided, may further comprise the steps: by comprising that doped N-type impurity forms N type high-doped zone on the N type conduction region of silicon; By using chemical gaseous phase depositing process that the first metal layer is deposited on the N type doped region, wherein the metal by making the first metal layer and the silicon of N type doped region react, and metal silicide is formed between N type doped region and the first metal layer at the interface; On the first metal layer, form conductive layer; And by optionally etching conductive layer and the first metal layer form conductive pattern.
According to another aspect of the present invention, a kind of like this method that is used for producing the semiconductor devices is provided, may further comprise the steps: on substrate, form N type high doped diffusion region; By being doped in addition, N type impurity forms N type high-doped zone in the N type doped diffusion region; By using chemical gaseous phase depositing process that the first metal layer is deposited on the N type doped region as stopping, wherein the metal by making the first metal layer and the silicon of N type doped region react, and metal silicide is formed between N type doped region and the first metal layer at the interface; On the first metal layer, form conductive layer; And by optionally etching conductive layer and the first metal layer form conductive pattern.
According to the further aspect of the present invention, a kind of like this method that is used for producing the semiconductor devices is provided, may further comprise the steps: on the following structure that is provided with the N type conduction region that comprises silicon, form insulating barrier; Form opening to expose N type conduction region by etching insulating barrier optionally; By N type doping impurity is formed N type high-doped zone on the N type conduction region that exposes by opening; By using chemical gaseous phase depositing process that the first metal layer is deposited on the N type doped region as stopping, wherein the metal by making the first metal layer and the silicon of N type doped region react, and metal silicide is formed between N type doped region and the first metal layer at the interface; On the first metal layer, form conductive layer; And by optionally etching conductive layer and the first metal layer form conductive pattern.
According to the still further aspect of the present invention, a kind of like this method that is used for producing the semiconductor devices is provided, may further comprise the steps: on substrate, form N type doped diffusion region; On the following structure that is provided with the N type conduction region that comprises silicon, form insulating barrier; Optionally the etching insulating barrier forms opening thus to expose N type conduction region; By N type doping impurity is formed N type high-doped zone on the N type conduction region that exposes by opening; By using chemical gaseous phase depositing process that the first metal layer is deposited on the N type high-doped zone as stopping, wherein the metal by making the first metal layer and the silicon of N type high-doped zone react, and metal silicide is formed between N type high-doped zone and the first metal layer at the interface; On the first metal layer, form conductive layer; And by optionally etching the first metal layer and conductive layer form conductive pattern.
Description of drawings
To comparatively be expressly understood above and other purpose of the present invention and characteristics with reference to the following description that provides in conjunction with the accompanying drawings to preferred embodiment, in the accompanying drawings:
Fig. 1 is the viewgraph of cross-section of a semiconductor device of explanation, and this semiconductor device comprises the bit line of the impurity diffusion zone that directly is contacted with substrate; And
Fig. 2 A is explanation is used to form the process of bit line according to the present invention a viewgraph of cross-section to 2E.
Embodiment
Provide detailed description hereinafter with reference to accompanying drawing to the preferred embodiment of the present invention.
Fig. 2 A is explanation is used to form the process of bit line according to the present invention a viewgraph of cross-section to 2E.
Following with reference to Fig. 2 A to 2E, the present invention is described when illustrating the process that is used to form bit line.
With reference to figure 2A, gate insulation layer 201 is formed on the substrate 200, and this substrate is provided with the various elements that are used to form semiconductor device.The insulating barrier that gate insulation layer 201 uses based on oxide.At this, substrate 200 is typical silicon chips.
Conductive layer and insulating barrier, it is used for hard mask, is deposited on successively on the gate insulation layer 201, and the mask graph that is used for gate electrode figure formation then forms by photomechanical process.Afterwards, come etching to be used for the conductive layer and the insulating barrier of hard mask as etching mask, form gate electrode thus with the structure that forms by stacking gate conductive layer 202 and hard mask 203 by using mask graph.
Grid conductive layer 202 is made by the material of selecting from the group of the combination of polysilicon, tungsten, tungsten silicide, titanium and titanium nitride or above listed material.The hard mask 203 of grid is by making based on nitride layer or based on the insulating barrier of oxide.
Subsequently, the insulating barrier of being made by the combination of nitride layer and oxide skin(coating) or nitride layer and oxide skin(coating) is deposited along the profile that is formed gate electrode structure.Lose process then deeply, form sept 204 thus.Sept 204 is used for preventing that gate electrode is subjected to the impact that is caused by etching process subsequently.Next, etching stop layer 205 is formed on the sept 204.
Etching stop layer 205 plays in the effect such as the etching stopping in the etching process of self-aligned contacts (SAC) process, and is made by the layer based on nitride.
At this, etching stop layer can be considered to the double structure of sept.
Subsequently, ion implantation process 206 is used, and N type impurity is entrained on the substrate 200 with the side in alignment with itself and gate electrode then.Afterwards, the impurity that is mixed spreads by thermal process, forms N type doped diffusion region 207 thus, as source/drain junction.
At this moment, arsenic (As) is used as N type impurity, and the concentration range of As is from approximate 2 * 10 15Atom/cm 2To approximate 5 * 10 15Atom/cm 2Also have, ion injects needs the energy of scope from approximate 12KeV to approximate 18KeV.
With reference to figure 2B, insulating barrier 208 is formed on gate insulation layer 201 and the etching stop layer 205.Insulating barrier 208 is by making based on the insulating barrier of oxide or based on the low-dielectric constant layer of organic or inorganic.
Insulating barrier based on oxide forms by adopt the material of selecting from one group, and this group is made up of following: borosilicate glass (BSG) layer, boron phosphorus silicate glass (BPSG) layer, phosphosilicate glass (PSG) layer, tetraethyl orthosilicate (TEOS) layer, high-density plasma (HDP) oxide skin(coating), spin-coating glass (SOG) layer and senior complanation layer (APL) or its combination.
Simultaneously, for example understand low pressure tetraethyl orthosilicate (LP-TEOS) layer, and the deposit thickness scope of LP-TEOS is to approximate 2,000 from approximate 1,200 according to the present invention.
Subsequently, by using chemico-mechanical polishing (CMP) method and deep erosion process to come the top of complanation insulating barrier 208 in photoetching process subsequently, to guarantee surplus.
Next, photoresist figure 209 is formed on the insulating barrier 208 of complanation.Then, use photoresist figure 209 to come etching insulating barrier 208 as etching mask, form opening 210 thus, it exposes N type doped diffusion region 207, and the bit line contact will here be formed.
Next, remove photoresist figure 209 by the photoresist stripping process.At this moment, under the situation of only using photoresist figure 209 as mask graph, photoresist figure 209 should have the adequate thickness of scope from approximate 2,500 to approximate 3,500 to play the effect on barrier layer when the etching.
Simultaneously, although the preferred embodiments of the present invention for example understand photoresist figure 209 by specially as mask graph, the sacrificial hard mask can be used in photoresist 209 times and demotes with the characteristic of the etching barrier layer that causes according to the thickness by photoresist and the thickness that high-resolution solves photoresist figure 209.Can form the sacrificial hard mask by main use nitride layer, tungsten layer and polysilicon layer.
Subsequently, with reference to figure 2C, the N type doped diffusion region 207 that is used for the bit line contact by the formation according to opening 210 is exposed carries out ion injection 211 and comes ion to inject N type impurity.Afterwards, N type high doped diffusion region 212 is formed in the N type doped diffusion region 207.Therefore, the bit line concentration that contacts the excess electron in the formed district increases subsequently.
At this moment, to be used as the concentration range of N type impurity and As be from approximate 2 * 10 to As 15Atom/cm 2To approximate 5 * 10 15Atom/cm 2In addition, ion injects the energy of the scope of application from approximate 7KeV to approximate 12KeV.Because compare with the ion implantation energy that uses at the formation impurity diffusion zone, this ion implantation energy is low, N type high doped diffusion region 212 is formed on the inside of N type doped diffusion region 207.
During thermal process, in scope from carrying out rapid hot technics in scope from approximate 750 ℃ to approximate 850 ℃ temperature in approximate 20 seconds to approximate 40 seconds time period.Also have, preferably at N 2Or carry out thermal process in the atmosphere of Ar.
Next, with reference to figure 2D, come titanium deposition (Ti) layer 213 along the profile that is formed 210 by using the chemical vapor deposition (CVD) method.At this moment, because the characteristic of CVD method, the silicon of the titanium of Ti layer 213 and N type high doped diffusion region 212 reacts, and forms silicide TiSi thus 2215.At this, TiSi preferably 2Depositing temperature should be maintained at and be higher than about 690 ℃ temperature so that form TiSi reposefully 2215.The scope of the deposit thickness of Ti layer 213 on insulating barrier be from approximate 5 to approximate 15 , and TiSi 2The scope of deposit thickness on silicon chip be to approximate 100 from approximate 40 .When depositing Ti layer 213, TiCl 4And H 2Be used as source gas.
Subsequently, by using the CVD method to form TiN layer 214 along the profile that is formed Ti layer 213.At this moment, the deposit thickness of TiN layer 214 is very thin, has the thickness of scope from approximate 100 to approximate 200 .
Finished TiN layer 214 and Ti layer 213 and the TiSi under the barrier layer of having that is used for ohmic contact thus 2The barrier layer of 215 structure.Afterwards, be used to improve the additional heat process quilt enforcement of barrier properties.During this thermal process, in scope from carrying out rapid thermal treatment in scope from approximate 750 ℃ to approximate 850 ℃ temperature in approximate 20 seconds to approximate 40 seconds time period.
Simultaneously, although the preferred embodiments of the present invention are for example understood by piling up the barrier layer that TiN layer and Ti layer form, can be by form the barrier layer to get off: use various types of metal levels with excellent characteristics, and make it perhaps pile up this metal level by forming silicide with silicon such as Ta or TaN reaction.
Subsequently, with reference to figure 2E, tungsten layer 216 as the conductive layer that is used for bit line is formed on all sides that are formed the barrier layer, and mask graph forms by piling up the hard mask of photoresist figure or polysilicon then, and the photoresist figure is formed thereon.Afterwards, come optionally etching tungsten layer 216 and barrier layer, form bit line thus by using mask graph.
Simultaneously, can form the bit line conductive layer by the material that use is selected from the group of the combination of polysilicon layer, tungsten silicide layer, tungsten nitride layer, TiN layer, Ta layer and TaN layer or above listed material.
Depositing under the situation of tungsten layer 216 WF by the CVD method 6Be by by using H 2And SiH 4Or Si 2H 6Reduce and itself deposit.The scope of the deposit thickness of tungsten layer 216 is to approximate 800 from approximate 500 .
Although the preferred embodiments of the present invention are for example understood the process that is used to form bit line, be used to form all conductive layers that directly are contacted with the N type conduction region that comprises silicon, can be applied to the present invention as unit contact, plug, Metal Contact and metal interconnected process.
As described above, according to the present invention, N type impurity A s is entrained in the N type conduction region that comprises silicon that is contacted with conductive pattern in addition, improves the concentration of impurity thus and reduces contact resistance.Then, approach the first metal layer that deposition is used to stop by the CVD method, as the Ti layer, simultaneously, silicon and the first metal layer in the bottom of impurity diffusion zone react to each other, and form metal silicide thus, as TiSi 2Equally, deposit second metal level that is used to stop,, form metal silicide then, as TiSi as the TiN layer by the CVD method 2Therefore, might reduce the height on barrier layer in the conductive pattern relatively and when the first metal layer that deposition is used to stop optimized temperature and thickness, obtain very low contact resistance thus.
Also have, the invention provides the effect that increases service speed and current capacity, this is that contact resistance can be lowered approximate 25% because by the doped N-type additional impurities.
In addition,, might reduce the thickness of conductive layer the most significantly, reduce the parasitic capacitance of conductive pattern thus by coming deposited barrier layer by the CVD method.Therefore, in other words, be under the situation of bit line at the conductive pattern of device, there is the effect that refreshes of improving characteristic such as semiconductor storage unit.
The application has comprised and has related to the theme that on June 25th, 2004 was filed in the korean patent application No.KR 2004-0048368 of Korean Patent office, and its full content is hereby incorporated by.
Although described the present invention with reference to some preferred embodiment, it is evident that to one skilled in the art, can in not breaking away from the spirit and scope of the present invention that are defined in the following claim, make various changes and modification.

Claims (18)

1. method that is used for producing the semiconductor devices may further comprise the steps:
By comprising that doped N-type impurity forms N type high-doped zone on the N type conduction region of silicon;
By using chemical gaseous phase depositing process that the first metal layer is deposited on the N type doped region, wherein the metal by making the first metal layer and the silicon of N type doped region react, and metal silicide is formed between N type doped region and the first metal layer at the interface;
On the first metal layer, form conductive layer; And
By optionally etching conductive layer and the first metal layer form conductive pattern.
2. the process of claim 1 wherein that arsenic (As) is injected by ion for the step that forms N type high-doped zone, then by using thermal process to form N type high-doped zone.
3. the method for claim 2, wherein for the step that forms N type high-doped zone, the concentration range of arsenic (As) is from approximate 2 * 10 15Atom/cm 2To approximate 5 * 10 15Atom/cm 2, and ion implantation energy needs the energy of scope from approximate 7KeV to approximate 12KeV.
4. the method for claim 2, wherein for the step that forms N type high-doped zone, during thermal process, rapid hot technics is used and is used approximate 20 seconds to approximate 40 seconds in scope from 750 ℃ to approximate 850 ℃ temperature.
5. the method for claim 4, wherein thermal process is at nitrogen (N 2) or the atmosphere of argon (Ar) in carry out.
6. the process of claim 1 wherein that the first metal layer is deposited at least 690 ℃ temperature.
7. the process of claim 1 wherein that the first metal layer is formed on the insulating barrier with the thickness of scope from approximate 5 to approximate 15 , and metal silicide is formed on the silicon chip with the thickness of scope from approximate 40 to approximate 100 .
8. the process of claim 1 wherein after the step of deposition the first metal layer, further may further comprise the steps:
Second layer metal deposition that will be used to stop is in the first metal layer; And
Implement thermal process.
9. the method for claim 8, wherein second metal level is to be formed with the thickness of scope from approximate 10 to approximate 20 .
10. the method for claim 8, wherein thermal process is employed in scope from 750 ℃ to approximate 850 ℃ temperature and be used approximate 20 seconds to approximate 40 seconds.
11. the method for claim 8, wherein the first metal layer is titanium (Ti) layer; Second metal level is titanium nitride (TiN) layer; And metal silicide is titanium silicide (TiSi 2).
12. the method for claim 2, wherein for the step that forms N type doped region, arsenic (As) is injected by ion, forms arsenic (As) by carrying out thermal process on N type doped diffusion region then.
13. the method for claim 12, wherein for the step that forms N type doped diffusion region, the concentration range of arsenic (As) is from approximate 2 * 10 15Atom/cm 2To approximate 5 * 10 15Atom/cm 2, and ion implantation energy needs the energy of scope from approximate 12KeV to approximate 18KeV.
14. the process of claim 1 wherein that conductive layer comprises tungsten layer.
15. the method for claim 14, wherein conductive layer is to be formed with the thickness of scope from approximate 500 to approximate 800 .
16. a method that is used for producing the semiconductor devices may further comprise the steps:
On substrate, form N type high doped diffusion region;
By being doped in addition, N type impurity forms N type high-doped zone in the N type doped diffusion region;
By using chemical gaseous phase depositing process that the first metal layer is deposited on the N type doped region as stopping, wherein the metal by making the first metal layer and the silicon of N type doped region react, and metal silicide is formed between N type doped region and the first metal layer at the interface;
On the first metal layer, form conductive layer; And
By optionally etching the first metal layer and conductive layer form conductive pattern.
17. a method that is used for producing the semiconductor devices may further comprise the steps:
On the following structure that is provided with the N type conduction region that comprises silicon, form insulating barrier;
Form opening to expose N type conduction region by etching insulating barrier optionally;
By N type doping impurity is formed N type high-doped zone on the N type conduction region that exposes by opening;
By using chemical gaseous phase depositing process that the first metal layer is deposited on the N type doped region as stopping, wherein the metal by making the first metal layer and the silicon of N type doped region react, and metal silicide is formed between N type doped region and the first metal layer at the interface;
On the first metal layer, form conductive layer; And
By optionally etching the first metal layer and conductive layer form conductive pattern.
18. a method that is used for producing the semiconductor devices may further comprise the steps:
On substrate, form N type doped diffusion region;
On the following structure that is provided with the N type conduction region that comprises silicon, form insulating barrier;
Optionally the etching insulating barrier forms opening thus to expose N type conduction region;
By N type doping impurity is formed N type high-doped zone on the N type conduction region that exposes by opening;
By using chemical gaseous phase depositing process that the first metal layer is deposited on the N type high-doped zone as stopping, wherein the metal by making the first metal layer and the silicon of N type high-doped zone react, and metal silicide is formed between N type high-doped zone and the first metal layer at the interface;
On the first metal layer, form conductive layer; And
By optionally etching the first metal layer and conductive layer form conductive pattern.
CNB2004100821796A 2004-06-25 2004-12-31 Method for fabricating semiconductor device Active CN100346465C (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR1020040048368 2004-06-25
KR1020040048368A KR100562650B1 (en) 2004-06-25 2004-06-25 Method for fabrication of semiconductor device

Publications (2)

Publication Number Publication Date
CN1713368A true CN1713368A (en) 2005-12-28
CN100346465C CN100346465C (en) 2007-10-31

Family

ID=35506454

Family Applications (1)

Application Number Title Priority Date Filing Date
CNB2004100821796A Active CN100346465C (en) 2004-06-25 2004-12-31 Method for fabricating semiconductor device

Country Status (4)

Country Link
US (1) US7338871B2 (en)
JP (1) JP2006013424A (en)
KR (1) KR100562650B1 (en)
CN (1) CN100346465C (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8803245B2 (en) 2008-06-30 2014-08-12 Mcafee, Inc. Method of forming stacked trench contacts and structures formed thereby
CN104867862A (en) * 2014-02-26 2015-08-26 台湾积体电路制造股份有限公司 Methods of forming low-resistance contacts
CN106684034A (en) * 2016-08-22 2017-05-17 上海华力微电子有限公司 Method for preparing thin film in contact hole
CN110718519A (en) * 2018-07-13 2020-01-21 富士电机株式会社 Semiconductor device and method of manufacturing the same
CN113517288A (en) * 2020-04-10 2021-10-19 长鑫存储技术有限公司 Semiconductor structure and forming method thereof

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070281456A1 (en) * 2006-05-30 2007-12-06 Hynix Semiconductor Inc. Method of forming line of semiconductor device
US7968457B2 (en) * 2008-08-26 2011-06-28 Intel Corporation Sandwiched metal structure silicidation for enhanced contact
US8614106B2 (en) 2011-11-18 2013-12-24 International Business Machines Corporation Liner-free tungsten contact
US9530736B2 (en) * 2014-02-14 2016-12-27 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device and formation thereof
US9343357B2 (en) * 2014-02-28 2016-05-17 Qualcomm Incorporated Selective conductive barrier layer formation
CN104538439A (en) * 2015-01-19 2015-04-22 北京大学 High-temperature-resistant ohmic contact electrode structure and processing method thereof
US10249502B2 (en) 2016-01-22 2019-04-02 International Business Machines Corporation Low resistance source drain contact formation with trench metastable alloys and laser annealing
US9972682B2 (en) 2016-01-22 2018-05-15 International Business Machines Corporation Low resistance source drain contact formation
JP2022016842A (en) * 2020-07-13 2022-01-25 富士電機株式会社 Semiconductor device

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2848333B2 (en) * 1995-07-28 1999-01-20 日本電気株式会社 Method for manufacturing semiconductor device
WO1997019468A1 (en) * 1995-11-20 1997-05-29 Hitachi, Ltd. Semiconductor storage device and process for manufacturing the same
US6440828B1 (en) * 1996-05-30 2002-08-27 Nec Corporation Process of fabricating semiconductor device having low-resistive contact without high temperature heat treatment
JP3075351B2 (en) * 1998-03-24 2000-08-14 日本電気株式会社 Semiconductor device and manufacturing method thereof
US6528835B1 (en) * 1998-11-20 2003-03-04 Texas Instruments Incorporated Titanium nitride metal interconnection system and method of forming the same
JP2001168092A (en) 1999-01-08 2001-06-22 Toshiba Corp Semiconductor device and its manufacturing method
US6271132B1 (en) * 1999-05-03 2001-08-07 Advanced Micro Devices, Inc. Self-aligned source and drain extensions fabricated in a damascene contact and gate process
KR100360396B1 (en) * 1999-08-05 2002-11-13 삼성전자 주식회사 Method for forming contact structure of semiconductor device
JP3906005B2 (en) * 2000-03-27 2007-04-18 株式会社東芝 Manufacturing method of semiconductor device
JP4477197B2 (en) * 2000-05-18 2010-06-09 Necエレクトロニクス株式会社 Manufacturing method of semiconductor device
US6645806B2 (en) * 2001-08-07 2003-11-11 Micron Technology, Inc. Methods of forming DRAMS, methods of forming access transistors for DRAM devices, and methods of forming transistor source/drain regions
KR20030085323A (en) * 2002-04-30 2003-11-05 주식회사 하이닉스반도체 SRAM cell and method for manufacturing the same
KR20050009354A (en) * 2003-07-16 2005-01-25 주식회사 하이닉스반도체 Method of forming contact including plug implantation
US20050239287A1 (en) * 2003-10-03 2005-10-27 Mei-Yun Wang Silicide formation using a metal-organic chemical vapor deposited capping layer

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104617146B (en) * 2008-06-30 2019-12-10 英特尔公司 method of forming stacked trench contacts and structures formed thereby
CN104617146A (en) * 2008-06-30 2015-05-13 英特尔公司 Method of forming stacked trench contacts and structures formed thereby
US11721630B2 (en) 2008-06-30 2023-08-08 Intel Corporation Method of forming stacked trench contacts and structures formed thereby
US9293579B2 (en) 2008-06-30 2016-03-22 Intel Corporation Method of forming stacked trench contacts and structures formed thereby
US9437546B2 (en) 2008-06-30 2016-09-06 Intel Corporation Method of forming stacked trench contacts and structures formed thereby
US9559060B2 (en) 2008-06-30 2017-01-31 Intel Corporation Method of forming stacked trench contacts and structures formed thereby
US11335639B2 (en) 2008-06-30 2022-05-17 Intel Corporation Method of forming stacked trench contacts and structures formed thereby
US9922930B2 (en) 2008-06-30 2018-03-20 Intel Corporation Method of forming stacked trench contacts and structures formed thereby
CN104934369B (en) * 2008-06-30 2018-09-18 英特尔公司 The structure for forming the method for stacked trench contacts and being consequently formed
US10297549B2 (en) 2008-06-30 2019-05-21 Intel Corporation Method of forming stacked trench contacts and structures formed thereby
US8803245B2 (en) 2008-06-30 2014-08-12 Mcafee, Inc. Method of forming stacked trench contacts and structures formed thereby
US10784201B2 (en) 2008-06-30 2020-09-22 Intel Corporation Method of forming stacked trench contacts and structures formed thereby
CN104867862B (en) * 2014-02-26 2019-05-24 台湾积体电路制造股份有限公司 The method for forming low resistance contact part
CN104867862A (en) * 2014-02-26 2015-08-26 台湾积体电路制造股份有限公司 Methods of forming low-resistance contacts
CN106684034B (en) * 2016-08-22 2019-08-20 上海华力微电子有限公司 A method of preparing film in the contact hole
CN106684034A (en) * 2016-08-22 2017-05-17 上海华力微电子有限公司 Method for preparing thin film in contact hole
CN110718519A (en) * 2018-07-13 2020-01-21 富士电机株式会社 Semiconductor device and method of manufacturing the same
CN113517288A (en) * 2020-04-10 2021-10-19 长鑫存储技术有限公司 Semiconductor structure and forming method thereof
CN113517288B (en) * 2020-04-10 2024-03-29 长鑫存储技术有限公司 Semiconductor structure and forming method thereof
US11980020B2 (en) 2020-04-10 2024-05-07 Changxin Memory Technologies, Inc. Semiconductor structure and forming method thereof

Also Published As

Publication number Publication date
CN100346465C (en) 2007-10-31
US20050287799A1 (en) 2005-12-29
US7338871B2 (en) 2008-03-04
KR20050122740A (en) 2005-12-29
JP2006013424A (en) 2006-01-12
KR100562650B1 (en) 2006-03-20

Similar Documents

Publication Publication Date Title
KR100320332B1 (en) Semiconductor device and manufacturing method thereof
US8110501B2 (en) Method of fabricating landing plug with varied doping concentration in semiconductor device
KR100854555B1 (en) Semiconductor device and method for producing the same
CN1173404C (en) A semi-conductor apparatus and its forming method
CN100346465C (en) Method for fabricating semiconductor device
US9263452B2 (en) Reservoir capacitor of semiconductor device
KR20110124142A (en) Embedded dram for extremely thin semiconductor-on-insulator
US20050167719A1 (en) Memory device with vertical transistors and deep trench capacitors and method of fabricating the same
US7936026B2 (en) Semiconductor device and method of manufacturing the same
US6784068B2 (en) Capacitor fabrication method
KR100441585B1 (en) Semiconductor device
JP2014135311A (en) Semiconductor device
KR20020031283A (en) Integrated Circuit Device And Method For Manufacture The Same
CN116779530A (en) Semiconductor structure and manufacturing method thereof
JP4665140B2 (en) Manufacturing method of semiconductor device
JP2023024953A (en) Semiconductor device with low dielectric constant spacer and manufacturing method thereof
US20090011583A1 (en) Method of manufacturing a semiconductor device
US20060003536A1 (en) Method for fabricating a trench capacitor with an insulation collar which is electrically connected to a substrate on one side via a buried contact, in particular for a semiconductor memory cell
US6300681B1 (en) Semiconductor device and method for forming the same
KR100745594B1 (en) Method of forming DRAM device having capacitor and DRAM device so formed
CN1610094A (en) Method for forming contact of semiconductor device
TW415081B (en) Fabrication of DRAM of Capacitor Under Bit line (CUB)
KR20100010812A (en) Method for fabricating semiconductor device and non-volatile random access memory
CN1207769C (en) Method for making semiconductor with channel capacitor
KR100307967B1 (en) Mehtod of forming IPO layer of MML device

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant