CN1391273A - Semiconductor package with heat radiator - Google Patents

Semiconductor package with heat radiator Download PDF

Info

Publication number
CN1391273A
CN1391273A CN01129362A CN01129362A CN1391273A CN 1391273 A CN1391273 A CN 1391273A CN 01129362 A CN01129362 A CN 01129362A CN 01129362 A CN01129362 A CN 01129362A CN 1391273 A CN1391273 A CN 1391273A
Authority
CN
China
Prior art keywords
fin
chip
semiconductor package
package part
part according
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN01129362A
Other languages
Chinese (zh)
Other versions
CN1172369C (en
Inventor
黄建屏
何宗达
萧承旭
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Siliconware Precision Industries Co Ltd
Original Assignee
Siliconware Precision Industries Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Siliconware Precision Industries Co Ltd filed Critical Siliconware Precision Industries Co Ltd
Priority to CNB011293624A priority Critical patent/CN1172369C/en
Publication of CN1391273A publication Critical patent/CN1391273A/en
Application granted granted Critical
Publication of CN1172369C publication Critical patent/CN1172369C/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/2612Auxiliary members for layer connectors, e.g. spacers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/4824Connecting between the body and an opposite side of the item with respect to the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73215Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73253Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)

Abstract

A semiconductor package with heat radiator has a chip carrier. The first surface of a chip is adhered to said carrier and its second surface is adhered to heat radiator by the heat conductive adhesive. The top surface and sides of said heat radiator are exposed out of the resin. The adhesion between resin and the interface layer pregenerated on the top surface of heat radiator is lower than that between resin and heat radiator.

Description

The semiconductor package part of tool fin
The present invention relates to a kind of semiconductor package part, refer to a kind of semiconductor package part especially with fin with the raising radiating efficiency.
The heat that semiconductor chip produced during how effectively loss is used with the useful life and the quality of the semiconductor package part of guaranteeing to be coated with semiconductor chip, is a big problem of semiconductor packages industry always.
Since in order to the packing colloid that coats semiconductor chip all are poor thermal conductivity such as the potting resin (Molding Compound) of epoxy resin formation, the heat that chip is produced often can't pass through the effective loss of potting resin, so in semiconductor package part, add a fin (Heat Sink orHeat Block), improve radiating efficiency with the fin of making by the good metal material of thermal diffusivity, be into a feasible pattern.But coat fully if fin is a packing colloid institute, when the heat radiation approach that makes the heat that chip produces still must be by packing colloid, the raising of radiating effect was still limited, even still can't meet the demand of heat radiation.Thereby, make the surface energy of fin expose outside packing colloid, with allow heat that chip produces can by fin be exposed at outward in the atmosphere the surface and directly loss be to become comparatively ideal structure; But if the not direct gluing of chip still is filled with potting resin to fin between chip and fin, then the heat of chip generation can't directly be passed to fin and still need and still can limit the raising of radiating efficiency by the potting resin between chip and fin.
So,, No. 079 and the 5th, 471, semiconductor package part is as shown in Figure 8 proposed respectively in No. 366 the United States Patent (USP) the 5th, 726.This conventional semiconductor packages part 1 is directly glutinously on chip 10 to be provided with a fin 11, makes the end face 110 of this fin 11 expose outside packing colloid 12 in order to coat this chip 10.Because chip 10 directly exposes outside packing colloid 12 with the end face 110 of fin 11 gluings and fin 11 and directly contacts with atmosphere, so the heat that chip 10 produces can directly be passed to fin 11 with loss to atmosphere, its heat radiation approach packing colloid 12 that needn't stimulate the menstrual flow, the more aforementioned person of radiating efficiency who makes this semiconductor package part 1 is for good.
Yet this semiconductor package part 1 has some shortcomings on making.At first, behind this fin 11 and chip 10 gluings, when inserting in the die cavity of encapsulating mould with the molding operation (Molding) that forms this packing colloid 12, the end face 110 of this fin 11 should be able to contact to the roof of die cavity, to be formed with excessive glue (Flash) on the end face 110 of avoiding this fin 11; Thereby, if the end face 110 of this fin 11 is failed effectively contact to the roof of die cavity, and when being formed with the gap between the two, promptly can overflow glue on the end face 110 of fin 11 in order to the potting resin that forms this packing colloid 12, in case on the end face 110 of fin 11, be formed with excessive glue, except that meeting influences the radiating efficiency of this fin 11, and can cause the apparent bad of manufactured goods, so often must remove the reprocessing of glue limit (Deflash); Yet this removal glue limit is handled not only consuming time, increases packaging cost, and also can cause manufactured goods impaired.Yet, excessive if fin 11 contacts are lived the strength of roof of die cavity, tend to make matter crisp chip 10 to break because of excessive pressure.
Simultaneously, in order to adhesive (Adhesive) or the gluing paster (Laminating Tape) of gluing chip 10 with fin 11, how to make by the material of thermosetting (Thermosetting), to be solidified (Curing) preceding in heating not, this adhesive or gluing paster all become the matter soft state, the height of formed structure was wayward after chip 10 and fin 11 were cohered, and cause aforementioned end face 110 because of fin 11 suitably contact to the problem that roof produced of die cavity have no way of avoiding, so the qualification rate that encapsulates the manufactured goods of finishing can't effectively be improved, its packaging cost can't be reduced.
Moreover because fin 11 height after cohering with chip 10 must accurately be controlled to avoid the generation of foregoing problems, the encapsulation of this semiconductor package part 1 promptly can't (Batch-type) mode be cohered wafer 10 and fin 11 with in batches; That is, fin 11 must with corresponding chip 10 gluing one by one, and increase the complexity of overall package technology and required time, so the raising of the reduction of unfavorable packaging cost and packaging efficiency.
In addition, the radiating efficiency of this semiconductor package part 1 is directly proportional with the area of the end face 110 that the fin of its use 11 exposes, promptly, under semiconductor package part 1 big or small constant situation, the area of fin 11 and packaging part can have maximum exposed area when identical, makes fin 11 that maximum radiating efficiency can be provided.Yet, with the enlarged areas of fin when equating with packaging part, the size of expression fin also must trim with the limit wall of the die cavity of encapsulating mould or rabbet, and if fin is made the precision deficiency, when fin is excessive, fin can't be inserted in the die cavity smoothly, and so when fin was too small, its end face and side promptly easily formed the glue that overflows.So this structure has the misgivings on the qualification rate and makes has suitable difficulty in the enforcement.
The object of the present invention is to provide a kind of semiconductor package part of tool fin, make its fin have maximum exposed area and do not have the glue of overflowing to produce, and can improve radiating efficiency.
Another object of the present invention is to provide a kind of semiconductor package part of tool fin, make the direct gluing of its fin and chip improving radiating efficiency, and unlikelyly in mold process, cause breaking of chip, the qualification rate of manufactured goods is improved.
Another object of the present invention is to provide a kind of semiconductor package part of tool fin, the gluing that makes its fin and chip carries out in mode in batches, and can simplify manufacture process, reduces the consuming time of encapsulation, and reduces cost.
Another object of the present invention is to provide a kind of semiconductor package part of tool fin, make the operation of its fin and chip gluing not have the highly misgivings of control, and can reduce packaging cost and improve qualification rate.
Another object of the present invention is to provide a kind of tool fin semiconductor package part, its employed encapsulating mould can be applicable to the product of tool different size, and needn't change encapsulating mould, so can reduce the management cost of packaging cost and facility with the change of product size.
In order to achieve the above object, the semiconductor package part of tool fin of the present invention comprises: a chip bearing member; At least one chip, it connects puts on this chip bearing member and electric connection with it; One fin, it has a first surface, the second surface of one correspondence, and a plurality of connections are the side surface between first surface and second surface, this first surface is in order to make this fin gluing to this chip with this chip gluing, and this chip is interposed between this chip bearing member and fin, then is laid with a boundary layer on this second surface, make cohesiveness between this boundary layer and a potting compound less than the first surface of this fin and the cohesiveness between this potting compound; An and packing colloid, it is to form this potting compound, to coat this chip and to be formed between the first surface and chip bearing member of this fin, and make boundary layer and side surface on the second surface of this fin all expose outside this packing colloid, and make the side copline of side surface and this packing colloid of this fin.
This fin with connect the height of putting the structure behind the chip gluing on the chip bearing member and be lower than die cavity height in order to the encapsulating mould that forms this packing colloid, promptly, when molding operation (Molding), the potting compound that forms this packing colloid can cover on the boundary layer that overlays on fin, but because of the cohesiveness of this boundary layer and potting compound not good, so can easily the potting compound on this boundary layer removed after the packing colloid moulding, and because of the first surface of fin can with the good gluing of packing colloid, handle the delamination that can not cause fin and packing colloid and chip chamber when implementing so remove.Simultaneously, can not contact roof in the die cavity of encapsulating mould the time to die cavity because of this fin, so not having the problem of chip rupture (Crack) in molding operation produces, and has elasticity on the height by the structure that chip bearing member, chip and fin are formed, and can under the situation that needn't change encapsulating mould, carry out the mould pressing process of the packaging part of differing heights with single encapsulating mould.
Boundary layer on this fin can be by forming with metal materials such as metals such as not good gold, chromium, nickel or its alloy of general potting compound cohesiveness or Teflons, is subjected to the influence that this boundary layer lays so that the thermal diffusivity of this fin is unlikely.
In a preferred embodiment of the present invention, this chip bearing member is a ball grid array (Ball Grid Array, BGA) substrate, offer at least one perforate and electrically connect this substrate and chip for bonding wire by this perforate on this substrate, this substrate is positioned on the surface of chip below and plants and is connected to a plurality of soldered balls with as the medium of chip with the external device electric connection.
In another preferred embodiment of the present invention, this chip bearing member is a flip-over type chip (Flip Chip) substrate, the upper surface that is substrate has the weld pad that a plurality of one-tenth matrix-style are arranged, for welding in order to a plurality of solder bumps (Solder Bumps) that electrically connect chip and substrate, simultaneously, then plant on the lower surface of this substrate and be connected to a plurality of soldered balls and electrically connect for chip and external device.
In another preferred embodiment of the present invention, this chip bearing member is one or four limit flat no-leads (Quad Flat Nonlead, QFN) lead frame or a ball grid array substrate have a upper surface for the chip gluing, and electrically connect this chip and this lead frame or substrate with a plurality of bonding wires; And be to avoid the gluing of fin and chip to undermine bonding wire, can be formed with the connecting portion that one day, chip extended corresponding to the position of this chip on the first surface of this fin, so that this fin is by this connecting portion and chip gluing, and is unlikely and touches to bonding wire.
In another preferred embodiment of the present invention, this chip bearing member is one or four limit flat no-lead lead frames or a ball grid array substrate, has a upper surface and chip gluing and electrically connects this chip and this lead frame or substrate with a plurality of bonding wires; For avoiding the direct gluing of fin and chip can touch to bonding wire, and for reducing thermal coefficient of expansion (the Coefficientof Thermal Expansion of fin and chip, CTE) difference and under the situation of both direct gluings fin to thermal stress effects that chip produced, this chip can join with fin by a buffering spacer (Buffer Pad) suitable with its thermal coefficient of expansion, and this buffering spacer is interposed between chip and fin, simultaneously, release the thermal stress effects optimization that fin produces chip for buffering spacer is subtracted, this buffering spacer should use chip De Jia Flaws-that product (Defective Die).
In addition, can cohere with packing colloid well for making this fin, the first surface of this fin can give the processing of roughening (Roughened), gaufferization (Corrogated) or concavo-convexization.
The present invention is described in detail below in conjunction with drawings and Examples:
Fig. 1 is the cutaway view of first embodiment of semiconductor package part of the present invention;
Fig. 2 (A) is the manufacturing process schematic diagram of first embodiment of semiconductor package part of the present invention to 2 (H);
Fig. 3 is the cutaway view of second embodiment of semiconductor package part of the present invention;
Fig. 4 is the cutaway view of the 3rd embodiment of semiconductor package part of the present invention;
Fig. 5 is the cutaway view of the 4th embodiment of semiconductor package part of the present invention;
Fig. 6 is the cutaway view of the 5th embodiment of semiconductor package part of the present invention;
Fig. 7 is the cutaway view of the 6th embodiment of semiconductor package part of the present invention;
Fig. 8 is the cutaway view of existing tool fin semiconductor package part.
Symbol description among the figure:
1,2,3,4,5,6,7 semiconductor package parts
10,21,31,41,51,61,71 chips
11,23,33,43,53,63,73 fin
110 end faces
12,24,24A, 34,44,54,64,74 packing colloids
2A semi-finished product 20,30,40 substrates
20A substrate module sheet 200,300,400 upper surfaces
202 perforates of 201,301,401 lower surfaces
203 sides, 210 action face
211 non-action face 22,42,62 gold threads
23A heat sink modules plate
230,330,430,530,630,730 first surfaces
231,331 second surfaces, 232,632 side surfaces
233,232A, 333,533,633 Gold plated Layer
240 side 240A slag charges
25,26,45,46 adhesives, 29 soldered balls
304 convex pads, 32 solder bumps
48,58 buffering spacers, 50,70 lead frames
500 chip carriers, 501 lead-in wires
610 action face, 634 connecting portions
The 730a protuberance
As shown in Figure 1, the semiconductor package part 2 of first embodiment of the invention is mainly by a substrate 20, the glutinous chip 21 that is located on this substrate 20, in order to electrically connecting a plurality of gold threads 22 of substrate 20 and chip 21, gluing on this chip 21 fin 23 and constitute in order to the packing colloid 24 that coats this chip 21 and gold thread 22.
This substrate 20 has the lower surface 201 of a upper surface 200, with respect to this upper surface 200, and a perforate 202 that runs through this substrate 20; Also be formed with a plurality of conductive trace (Conductive Traces, not icon) on the lower surface 201 of this substrate 20, be welded between chip 21 and conductive trace, and make this chip 21 and substrate 20 form electrical connections for this perforate 202 of stimulating the menstrual flow of this gold thread 22.This chip 21 has an action face 210 and a relative non-action face 211, make this action face 210 by as adhesive 25 gluings of elargol to the upper surface 200 of substrate 20, and make a plurality of being formed on this action face 210 correspond to this perforate 202 with weld pad (Bond Pads, not icon) with gold thread 22 welding; Certainly, when this weld pad was positioned on the action face 210 of chip 21 the adjacent side place, the perforate 202 of this chip 21 can form more than two.
This fin 23 has the second surface 231 of a first surface 230, corresponding to this first surface 230, and a plurality of in succession to the side surface 232 between the edge of this first surface 230 and second surface 231; On this second surface 231 and be coated with a Gold plated Layer 233, make this Gold plated Layer 233 and in order to the cohesiveness between the potting compound that forms this packing colloid 24 less than the first surface 230 of fin 23 and the cohesiveness between potting compound.This first surface 230 be adhesive 26 gluings by an existing thermal conductivity to the non-action face 211 of this chip 21 so that the heat that this chip 21 produces can directly be passed to fin 23, and needn't transmit through packing colloid 24.Simultaneously, after this packing colloid 24 forms, this fin 23 only coheres with this packing colloid 24 by its first surface 230, make the side surface 232 and the Gold plated Layer 233 on the second surface 231 thereof of this fin 23 all expose outside this packing colloid 24, that is, make this packing colloid 24 be formed on 200 of the upper surfaces of the first surface 230 of fin 23 and substrate 20, and make this fin 23 identical with the area of substrate 20, and make this fin 23 have maximum exposed area, so can effectively improve radiating efficiency.
In addition, plant and be connected to a plurality of soldered balls 29 on the lower surface 201 of this substrate 20 and in the existing ball mode of planting, electrically connect by soldered ball 29 and external device for this chip 21.
The method for making of this semiconductor package part 2 is illustrated in Fig. 2 (A) to 2 (H).Shown in Fig. 2 (A), first step of this method for making is to prepare a tool matrix form (Matrix type) substrate module sheet 20A, and this substrate module sheet 20A is made of with the arrangement of 4 * 4 matrix-style 16 substrates 20.Each substrate 20 all offers a perforate that runs through 202.
Connect and, shown in Fig. 2 (B), the predeterminated position on a upper surface 200 of each substrate 20 is sentenced adhesive 25 gluings one chip 21, makes chip 21 cover an end of this perforate 202.
Then, shown in Fig. 2 (C), be respectively welded on a lower surface 201 of this chip 21 and substrate 20 with a plurality of gold thread 22 this perforate 202 of stimulating the menstrual flow, so that this chip 21 is wired to this substrate 20.This terminal conjunction method (Wire Bonding) is with existing identical, so do not repeat them here.
Shown in Fig. 2 (D), after chip 21 electrically connects with substrate 20, be about to a heat sink modules plate 23A who makes by metal materials such as copper, aluminium, copper alloy or aluminium alloys by an existing adhesive 26 (film also can) respectively with each chip 21 gluing.The big palpulus of this heat sink modules plate 23A is enough to cover fully the substrate 20 that mat chip 21 with it joins, and also, the side 232A of this heat sink modules plate 23A must extend arbitrary side 203 (shown in Fig. 2 (A) dotted line) that is arranged in the substrate 20 in the outside.Also apply plating on the end face of this heat sink modules plate 23A with a Gold plated Layer 233A, and the structure that this heat sink modules plate 23A, chip 21 and substrate module sheet 20A are combined is behind the die cavity of inserting encapsulating mould (not icon), plating 233A on this heat sink modules plate 23A can not contact the roof to die cavity, maintains a proper spacing and make between the roof of this Gold plated Layer 233A and die cavity.On the end face of this heat sink modules plate 23A except that can be gold-plated, also can plate as metals such as chromium, nickel or its alloys or as materials such as Teflons, as long as make cohesiveness between the potting compound of this coating and coating chip 21 usefulness less than the bottom surface of heat sink modules plate 23A and the cohesiveness between potting compound.
Shown in Fig. 2 (E), this structure that is combined with heat sink modules plate 23A, chip 21 and substrate module sheet 20A is inserted in the die cavity of encapsulating mould, to carry out molding operation, form one in order to coat the packing colloid 24A of this heat sink modules plate 23A, chip 21, gold thread 22 and perforate 202 by the potting compound that injects in this die cavity.Because the height of this structure makes between the roof of Gold plated Layer 233A on the heat sink modules plate 23A and die cavity one suitable distance is arranged, so behind the encapsulating mould matched moulds, chip 21 can not suffer encapsulating mould or heat sink modules plate 23A and the pressure that comes, so can not break, and the gluing of heat sink modules plate 23A and chip 21 does not have the needs of accurate control height yet, so can improve the qualification rate and the reliability of manufactured goods effectively.
Shown in Fig. 2 (F), after end is made in mold pressing, promptly on the lower surface 201 of each substrate 20 of substrate module sheet 20A, plant and connect a plurality of soldered balls 29, borrow itself and external device formation electrical connection for this chip 21.It is to carry out in the existing ball mode of planting that the planting of this soldered ball 29 connects, so do not give unnecessary details in addition.
Shown in Fig. 2 (G), cut list (Singulation) with cutting tool and form the semi-finished product 2A of 16 semiconductor package parts.The side 232 of the formed fin 23 of semi-finished product 2A after cutting list exposes outside formed packing colloid 24, and trim with the side 240 of this packing colloid 24, and make the generation that does not have the glue that overflows on the side 232 of this fin 23, and reach this fin 23 and have the purpose of area identical, and do not have the needs that fin 23 must precisely cooperate with the die cavity size of encapsulating mould with substrate 20.Simultaneously, each fin 23 and cohering of chip 21 are to carry out in mode in batches, so can simplify manufacture craft, reduce consuming time and reduce cost.
At last, shown in Fig. 2 (H), semi-finished product 2A after respectively cutting is singly heated, the relation that is different from fin 23 and Gold plated Layer 233 with thermal coefficient of expansion so as to the potting compound that forms this packing colloid 24, the interface that makes the Gold plated Layer 233 of cohesiveness difference and be formed between potting compound slag charge 240A on the Gold plated Layer 233 produces delamination, but degree of heat and must be controlled at the first surface 230 of the good fin of cohesiveness 23 and the unlikely generation delamination in interface of 24 of packing colloids and still cohering fully; After the interface between Gold plated Layer 233 and potting compound slag charge 240A produces delamination, can easily this potting compound slag charge 240A be removed on Gold plated Layer 233, and in the process that removes, can not influence cohering to 24 of fin 23 and packing colloids, also can be on Gold plated Layer 233 yet residual any potting compound, so after potting compound slag charge 24A removes, needn't carry out any removal reprocessing of glue of overflowing on this Gold plated Layer 233, and can reduce packaging cost and semiconductor package part (with reference to figure 1) 2 outward appearances guaranteeing to make good.
Second embodiment:
Be illustrated in figure 3 as the semiconductor package part of second embodiment of the invention.This semiconductor package part 3 has a flip-over type chip substrate 30, be formed with a plurality of convex pads (Bump Pads) 304 on the predeterminated position of the upper surface 300 of this substrate 30, and this upper surface 300 and with these upper surface 300 corresponding lower surfaces 301 on be formed with a plurality of conductive trace (its die for prior art not icon) respectively.Then, make a plurality of solder bump 32 and each convex pads 304 welding, be electrically connected on this substrate 30 to cover crystal type by this solder bump 32 respectively for a chip 31.First surface 330 by adhesive 36 and a fin 33 gluing mutually respectively on this chip 31, and the heat that this chip 31 is produced can directly be passed on the fin 33.This fin 33 is coated with a Gold plated Layer 333 corresponding to also applying on the second surface 331 of its first surface 330, make this Gold plated Layer 333 and form one in order to the cohesiveness between the potting compound of the packing colloid 34 that coats this chip 31 less than the first surface 330 of fin 33 and the cohesiveness between potting compound, with when the mold process that forms this packing colloid 34 finishes, the potting compound slag charge (not graphic) that is formed on this Gold plated Layer 333 can be removed easily.Owing to be formed with a suitable distance between the die cavity roof of this Gold plated Layer 333 and the encapsulating mould that in mold pressing manufacturing process, uses, so in mold pressing manufacturing process, can guarantee chip 31 and solder bump 32 unlikely fails in compression, and the qualification rate of the semiconductor package part 3 of this tool flip chip structure can significantly be improved, and this fin 33 still must expose outside this packing colloid 34, and radiating efficiency is improved.
The 3rd embodiment:
As shown in Figure 4, the semiconductor package part 4 of third embodiment of the invention is to use an existing ball grid array substrate 40, on the upper surface 400 of this substrate 40 and lower surface 401, be formed with conductive trace (not icon) respectively, and the conductive trace of this upper surface 400 and lower surface 401 is electrically connected to each other, because it is a prior art, so do not give unnecessary details in addition at this.With a chip 41 by as after adhesive 45 gluings of elargol are to the upper surface 400 of substrate 40, electrically connect this chip 41 and substrate 40 with a plurality of gold thread 42, again with adhesive 47 be welded with at this chip 41 gluing one on the lip-deep roughly centre position of gold thread 42 to make as semi-conducting material so that its thermal coefficient of expansion and chip 41 are close or the buffering spacer 48 that equates, the size of this buffering spacer 48 is limited in unlikely the interference to the scope of gold thread 42, and its thickness must be a little more than the summit of the bank of gold thread 42, with on this buffering spacer 48 during with adhesive 46 gluings one fin 43, first surface 430 unlikely the touching of this fin 43 to gold thread 42, simultaneously, this buffering spacer 48 can be eliminated the thermal stress effects that under hot environment fin 43 is produced this chip 41 because of the difference of thermal coefficient of expansion, and can guarantee these chip 41 unlikely pressurizeds and break, but still the heat that this chip 41 is produced is passed to this fin 43 by this buffering spacer 48, to be exposed outside surperficial loss in order to the packing colloid 44 that coats this chip 41 and buffering spacer 48 by this fin 43 to atmosphere.Moreover, also apply on the second surface 431 of this fin 43 and be coated with a plating 433.In addition, plant and be connected to a plurality of soldered balls 49 on the lower surface 401 of this substrate 40 and in the existing ball mode of planting, for electrically connecting of these chip 41 mats with external device.
The 4th embodiment:
Be illustrated in figure 5 as the cutaway view of the semiconductor package part of fourth embodiment of the invention.It is described that the structure of the semiconductor package part 5 of the 4th embodiment roughly is same as the 3rd embodiment, and it is with the chip bearing member of one or four limit flat no-lead lead frames 50 as chip 51 that its difference is in this semiconductor package part 5.This four limits flat no-lead lead frame 50 has a chip carrier 500 and a plurality of lead-in wire 501; This chip carrier 500 is to supply chip 51 gluing with it, electrically connect this chip 51 and respectively go between 501 with gold thread 52 again, and on this chip 51 also gluing one buffering spacer 58 is arranged so as to for a fin 53 gluings on it, and make this buffering spacer 58 be located in 53 of chip 51 and fin, so that first surface 530 unlikely the touching of this fin 53 to gold thread 52, simultaneously, the also deposited Gold plated Layer 533 that is coated with on the second surface 531 of this fin 53.One packing colloid 54 also is formed on 50 of the first surface 530 of this fin 53 and four limit flat no-lead lead frames, and this chip 51 and buffering spacer 58 are coated, and makes this chip carrier 500 simultaneously and 501 the bottom surface of respectively going between all exposes outside this packing colloid 54.
The 5th embodiment:
Figure 6 shows that the cutaway view of the semiconductor package part of fifth embodiment of the invention.The structure of the semiconductor package part 6 of the 5th embodiment roughly is same as aforesaid the 3rd embodiment, its difference is in this semiconductor package part 6 employed fin 63, be on its first surface 630, to protrude out to be formed with a junction 634 towards the direction of chip 61, this connecting portion 634 can directly be adhered on the action face 610 of chip 61 by adhesive 66, and the heat that this chip 61 is produced can directly be passed to this fin 63, and directly expose outside in order to the Gold plated Layer 633 of the packing colloid 64 that coats this chip 61 and side surface 632 loss to atmosphere by this fin 63, radiating efficiency be can further improve; Simultaneously, the formation of this connecting portion 634 can make between the bank summit of the first surface 630 of this fin 63 and this gold thread 62 and keep a suitable distance, and unlikely touching to gold thread 62.
The 6th embodiment:
Be illustrated in figure 7 as the cutaway view of the semiconductor package part of sixth embodiment of the invention.The structure of the semiconductor package part 7 of the 6th embodiment roughly is same as aforesaid the 4th embodiment, its difference is in and is formed with some protuberance 730a on the first surface 730 of the fin 73 of its use, with formation by this protuberance 730a, this first surface 730 and bonded area in order to the packing colloid 74 that coats the chip 71 on gluing to the one four limit flat no-lead lead frames 70 are increased, thus the cohesiveness of 74 of this fin 73 of raising and packing colloids.

Claims (24)

1. the semiconductor package part of a tool fin comprises:
One chip bearing member;
At least one chip, it connects puts on this chip bearing member and electric connection with it;
One fin, it has a first surface, the second surface of a corresponding first surface, and a plurality of side surface that is connected between this first surface and second surface edge; This first surface is in order to make this fin gluing to this chip with this chip gluing, and this chip is interposed between this chip bearing member and fin, then be laid with a boundary layer on this second surface, make cohesiveness between this boundary layer and a potting compound less than the first surface of this fin and the cohesiveness between this potting compound; And
One packing colloid, it is to form with this potting compound, to coat this chip and to be formed between the first surface and chip bearing member of this fin, and make boundary layer and side surface on the second surface of this fin all expose outside this packing colloid, and make the side copline of side surface and this packing colloid of this fin.
2. semiconductor package part according to claim 1 is characterized in that: the area of this fin is same as the area of this chip bearing member.
3. semiconductor package part according to claim 1 is characterized in that: the boundary layer on this fin second surface is a kind of formation that is selected from the cohort of being made up of gold, chromium, nickel, its alloy and Teflon material.
4. semiconductor package part according to claim 1 is characterized in that: this chip bearing member is a substrate.
5. semiconductor package part according to claim 4 is characterized in that: this chip is electrically connected to this substrate with bonding wire.
6. semiconductor package part according to claim 4 is characterized in that: this chip is to be electrically connected to this substrate by solder bump.
7. semiconductor package part according to claim 1 is characterized in that: this chip bearing member is one or four limit flat no-lead lead frames.
8. semiconductor package part according to claim 7 is characterized in that: this chip is to be electrically connected to this four limits flat no-lead lead frame with bonding wire.
9. semiconductor package part according to claim 1 is characterized in that: the first surface of this fin gives roughened.
10. semiconductor package part according to claim 1 is characterized in that: the first surface of this fin gives concavo-convexization processing.
11. semiconductor package part according to claim 1 is characterized in that: the first surface of this fin gives the gauffer processing.
12. semiconductor package part according to claim 1, it is characterized in that: protrude out a junction corresponding to the position of this chip towards the direction of this chip on the first surface of this fin, this fin is connected on this chip, separate and make fin be positioned at this connecting portion outer first surface and this chip chamber by this connecting portion.
13. semiconductor package part according to claim 1 is characterized in that: this fin is by a thermal conductance adhesive and this chip gluing.
14. the semiconductor package part of a tool fin comprises:
One chip bearing member;
At least one chip, it connects puts on this chip bearing member and electric connection with it;
At least one buffering spacer, it is to make with the material suitable with the thermal coefficient of expansion of this chip, is located on this chip in order to glutinous;
One fin, it has a first surface, the second surface of a corresponding first surface, and a plurality of side surface that is connected between this first surface and second surface edge; This first surface is in order to make this buffering spacer be located in this fin and chip chamber with this buffering spacer gluing, and the first surface of this fin and chip chamber are separated, then be laid with a boundary layer on this second surface, make cohesiveness between this boundary layer and a potting compound less than the first surface of this fin and the cohesiveness between this potting compound; And
Packing colloid, it is to form this potting compound, to coat this chip and buffering spacer, and be formed between the first surface and chip bearing member of this fin, and make boundary layer and side surface on the second surface of this fin all expose outside this packing colloid, and make the side copline of side surface and this packing colloid of this fin.
15. semiconductor package part according to claim 14 is characterized in that: the area of this fin is same as the area of this chip bearing member.
16. semiconductor package part according to claim 14 is characterized in that: the boundary layer on this fin second surface is a kind of formation that is selected from the cohort of being made up of metal materials such as gold, chromium, nickel, its alloy and Teflons.
17. semiconductor package part according to claim 14 is characterized in that: this chip bearing member is a substrate.
18. semiconductor package part according to claim 17 is characterized in that: this chip is electrically connected to this substrate with bonding wire.
19. semiconductor package part according to claim 14 is characterized in that: this chip bearing member is one or four limit flat no-lead lead frames.
20. semiconductor package part according to claim 19 is characterized in that: this chip is to be electrically connected to this four limits flat no-lead lead frame with bonding wire.
21. semiconductor package part according to claim 14 is characterized in that: the first surface of this fin gives roughened.
22. semiconductor package part according to claim 14 is characterized in that: the first surface of this fin gives concavo-convexization processing.
23. semiconductor package part according to claim 14 is characterized in that: the first surface of this fin gives the gauffer processing.
24. semiconductor package part according to claim 14 is characterized in that: this fin is by a thermal conductance adhesive and this buffering spacer gluing.
CNB011293624A 2001-06-13 2001-06-13 Semiconductor package with heat radiator Expired - Lifetime CN1172369C (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CNB011293624A CN1172369C (en) 2001-06-13 2001-06-13 Semiconductor package with heat radiator

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CNB011293624A CN1172369C (en) 2001-06-13 2001-06-13 Semiconductor package with heat radiator

Publications (2)

Publication Number Publication Date
CN1391273A true CN1391273A (en) 2003-01-15
CN1172369C CN1172369C (en) 2004-10-20

Family

ID=4669115

Family Applications (1)

Application Number Title Priority Date Filing Date
CNB011293624A Expired - Lifetime CN1172369C (en) 2001-06-13 2001-06-13 Semiconductor package with heat radiator

Country Status (1)

Country Link
CN (1) CN1172369C (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100452368C (en) * 2004-11-19 2009-01-14 株式会社电装 Semiconductor device, method and apparatus for fabricating the same
CN101887885B (en) * 2009-05-12 2012-05-09 日月光封装测试(上海)有限公司 Stacking structure of semiconductor packages
CN104752375A (en) * 2013-12-27 2015-07-01 奇鋐科技股份有限公司 Semiconductor heat dissipation structure
CN110349918A (en) * 2018-04-03 2019-10-18 南茂科技股份有限公司 Semiconductor package and its manufacturing method
CN111276446A (en) * 2017-03-07 2020-06-12 联咏科技股份有限公司 Film flip package and manufacturing method thereof
CN111384000A (en) * 2018-12-29 2020-07-07 中兴通讯股份有限公司 Chip package

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100466210C (en) * 2005-07-15 2009-03-04 矽品精密工业股份有限公司 Radiating semiconductor packer and its production
CN100416783C (en) * 2005-08-31 2008-09-03 南茂科技股份有限公司 Method for manufacturing downward bug hole type chip encapsulation structure and structure therefor

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100452368C (en) * 2004-11-19 2009-01-14 株式会社电装 Semiconductor device, method and apparatus for fabricating the same
CN101887885B (en) * 2009-05-12 2012-05-09 日月光封装测试(上海)有限公司 Stacking structure of semiconductor packages
CN104752375A (en) * 2013-12-27 2015-07-01 奇鋐科技股份有限公司 Semiconductor heat dissipation structure
CN111276446A (en) * 2017-03-07 2020-06-12 联咏科技股份有限公司 Film flip package and manufacturing method thereof
CN111276446B (en) * 2017-03-07 2022-05-24 联咏科技股份有限公司 Film flip-chip package and manufacturing method thereof
CN110349918A (en) * 2018-04-03 2019-10-18 南茂科技股份有限公司 Semiconductor package and its manufacturing method
CN110349918B (en) * 2018-04-03 2021-03-30 南茂科技股份有限公司 Semiconductor package structure and manufacturing method thereof
CN111384000A (en) * 2018-12-29 2020-07-07 中兴通讯股份有限公司 Chip package

Also Published As

Publication number Publication date
CN1172369C (en) 2004-10-20

Similar Documents

Publication Publication Date Title
TWI719600B (en) Chip packaging method and chip packaging structure
TWI725519B (en) Chip packaging method
US7508066B2 (en) Heat dissipating semiconductor package and fabrication method thereof
TW498516B (en) Manufacturing method for semiconductor package with heat sink
US6458626B1 (en) Fabricating method for semiconductor package
US20160148861A1 (en) First-packaged and later-etched three-dimensional flip-chip system-in-package structure and processing method therefor
CN1174484C (en) Semiconductor package with radiating structure
CN106128965A (en) A kind of manufacture method of device without substrate package
CN1855450A (en) High-heat loss rate semiconductor sealer and its production
CN1172369C (en) Semiconductor package with heat radiator
TWI332694B (en) Chip package structure and process for fabricating the same
US20080150128A1 (en) Heat dissipating chip structure and fabrication method thereof and package having the same
CN102194707B (en) Method for manufacturing semiconductor structure
CN100411121C (en) Radiating pack structure and production thereof
CN101064259A (en) Semiconductor package and its chip bearing structure and production method
CN1168139C (en) Thin semiconductor device and its preparing process
CN2585407Y (en) Substrate used for improving stream wire packagnig, and packaging body mfg. therewith
CN1234159C (en) Semiconductor package method
CN112885726B (en) Intelligent power chip structure and manufacturing method thereof
CN1828853A (en) Heat radiation type packaging structure and its making method
CN1228838C (en) Structure reinforced open window type semiconductor packaging unit
WO2019127264A1 (en) Three-dimensional chip stacking chip size packaging structure and manufacturing method therefor
CN115763449A (en) Packaging structure with small chips with different thicknesses and manufacturing method thereof
TW200416979A (en) Thermal stress-releasing semiconductor package

Legal Events

Date Code Title Description
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant
CX01 Expiry of patent term

Granted publication date: 20041020

CX01 Expiry of patent term