CA1153121A - Data correction circuit - Google Patents

Data correction circuit

Info

Publication number
CA1153121A
CA1153121A CA000367906A CA367906A CA1153121A CA 1153121 A CA1153121 A CA 1153121A CA 000367906 A CA000367906 A CA 000367906A CA 367906 A CA367906 A CA 367906A CA 1153121 A CA1153121 A CA 1153121A
Authority
CA
Canada
Prior art keywords
data
time code
memory
output
correction circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
CA000367906A
Other languages
French (fr)
Inventor
Michio Mita
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sony Corp
Original Assignee
Sony Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sony Corp filed Critical Sony Corp
Priority to CA000367906A priority Critical patent/CA1153121A/en
Application granted granted Critical
Publication of CA1153121A publication Critical patent/CA1153121A/en
Expired legal-status Critical Current

Links

Landscapes

  • Signal Processing For Digital Recording And Reproducing (AREA)

Abstract

ABSTRACT OF THE DISCLOSURE

A time code correction circuit is formed of an input circuit for receiving an input time code; first and second memories for storing data representing the time code; an adder for selectively incrementing or decrementing data to be supplied to the first and second memories; a comparator comparing the data stored in the first memory with the input time code; a switch controlled by the comparator for selectively supplying the adder with the input time code and the data started second memory; and an output circuit coupled to provide the contents of the second memory as a corrected output time code. Where the time code is reproduced from a time code track recorded on a magnetic tape, the correction circuit is favorably adapted to produce a continuous time code sequence despite dropout in the recorded time code.
Also, if a jump occurs in the recorded time code sequence, the correction circuit causes the output time code to reflect such jump with a minimum of signal disturbance.

Description

llS31Z~
BACKGROUND OF THE INVENTION
-Field of the Invention The present invention relates to a correction circuit for correcting errors in input data, and particularly relates to a data correction circuit suitable for correcting errors in a sequence of generally regularly and progressively incremented input data, such as digital time code reproduced from the timing track of a magnetic tape.

Brief Description of the Prior Art In the video arts, when a video signal is recorded on a magnetic tape, audio signals, control signals, and time code signals corresponding to the video signal are normally recorded concurrently with the video si~nal on the tape. The time code signals are normally reproduced from the tape during a playback of the recorded video signal, and are especially useful in the electronic editing of the video signals. More particularly, the time code signals can be used to quickly find the beginning and/or end of a desired video sequence to be edited.
The time code signal is an orderly, incremental digital data signal whose value represents a frame number of the video signal and also indicates the time (hour, minute, and second) of the respective video frame. The time code signal is normally recorded on the magnetic tape in a separate track at the edge of the tape, but can instead be recorded together with the video signal during the vertical blanking interval of each field.
The value of the time code signal increases (or decreases) by a predetermined amount for each frame. The value normally increases when the tape is moving in the fo~7ard direction during playback, and decreases when the tape is moving in the reverse direction.
However, because this time code signal is relied upon for ~153~Z~

electronic editing, if an error occurs in the played back time code signal, difficulties will arise in the accurate electronic editing of the recorded video program recorded on the tape.
In order to avoid such problems, there has been previously proposed a circuit utilizing the regularity and the incremental nature of the time code signal to detect errors occurring in the played back time code data, and to correct such errors. Such previously proposed error correction circuits, an example of which is illustrated in more detail below, utilize a memory for storing data representing the played back time code data signal, a digital comparator for comparing the stored data with played back time code data, a switch coupled to the comparator and outputting the played back time code data when the latter has the same value as the data stored in the memory, but outputting the stored data when the latter and the played back code signal are unequal.
The switch output is incremented and then written into the memory. Such previously proposed circuit also includes a control circuit for causing the switch to select the played ba~k time code data as an output after a small predetermined number of successive errors (typically six errors) have been detected.
While the foregoing type of correction circuit is adequate in most circumstances, it does have at least the following drawbacks.
If dropout occurs in the time code signal, the number of successive errors in the played back time code signal may exceed the predetermined number of errors for which the control circuit is set. This can result in the time code data being incompletely corrected.
Furthermore, if the time code signal has been _~_ - 1153i.Z~
recorded on the magnetic tape by electronic editing, it may contain a "jump", that is, a discontinuity in the sequence of the time code recorded on the tape. However, the previously proposed correction circuit will provide its output signal delayed by a time corresponding to the number of errors which must be counted by the control circuit. If this number is a typical value, such as six, the jump in the output signal will be delayed by an error of six frames, and will result in a noticeable error in the reproduced video signal. Moreover, if the pre-determined number of errors to be counted in the control circuit is selected to be a higher number of errors to accommodate dropout, the resulting error in the reproduced video signal will be even more noticeable.
While it is possible to arrange the control circuit to be adjustable, it is particularly troublesome to adjust the number of errors to be counted in the control circuit. Thus, the predetermined number is normally fixed at a relatively small value.
Accordingly, with the previously proposed correction circuit, the errors in the played back time code signal are not completely corrected, and electronic editing of the recorded video signal is rendered somewhat difficult to accomplish.

OBJECTS AND SUMMARY OF THE INVENTION
Accordingly, it is an object of this invention to provide a novel data correction circuit which is free from the drawbacks encountered in the prior art.
It is another object of this invention to provide an improved time code correction circuit which can respond rapidly to signal dropout or to discontinuities in a sequence of data that occurs in a generally regularly and progressively incremented form.
According to an aspect of this invention, a data correction circuit for correcting errors in a sequence of generally regularly and progressively incremented input data, such as a time code signal, 11531Z~

comprises an input circuit for receiving the input data, A
first memory, a second memory, an adder for selectively incrementing or decrementing data supplied thereto and supplying the incremented or decremented data therefrom to the first and second memories, a comparator for comparing the data stored in the first memory with the input data, a switch controlled by the comparator for selectively supplying the adder with the input data and the data stored in the second memory, and an output circuit coupled to at least the second memory for providing corrected output data.
The present invention is favorably adapted for correcting time code data reproduced by a reproducing transducer from a time code signal recorded on a record medium. Preferably, the comparator provides first and second memory control signals, at staggered times, to the first and second memories, and the comparator and the switch are arranged such that when the comparator determines that the input data and the data stored in the first memory are equal, the input data is supplied to the adder so that the incremented input data is stored in both the first and the second memories, but when the comparator determines that the input data and the data stored in the first memory are unequal, the data stored in the second memory is supplied to the adder at least during the occurrence of the second memory control signal, so that the data in the second memory is incremented and again stored therein.
The above and other objects, features, and advantages of this invention will be apparent from the ensuing description, when read in conjunction with the accompanying drawings.

1153~2~

BRIEF DESCRIPTION OF THE DRAWINGS
Fig. 1 is a block diagram of a previously-proposed data correc:tion circuit;
Fig. 2 is a block diagram of one embodiment of a data correction circuit according to this invention; and Figs. 3 and 4 are data charts useful in explaining the operation of the data correction circuit of Fig. 2.

DETAILED DESCRIPTION OF A PREFERRED EMBODIME~IT
By way of background for the present invention, and to help in understanding the advantages that this invention affords, a previously-proposed data correction circuit will first be described with reference to Fig. 1.
As shown in Fig. 1, a video signal is recorded on a magnetic tape TP ~ith the video signal recorded in slant video tracks VT thereon. A time code signal to indicate the frame number and the time (hour, minute, and second) of the video signal is recorded in a timing track TT at one edge of the magnetic tape TP. A magnetic head H picks up the time code signals recorded in track TT when the magnetic tape TP is moved past it. The picked-up time code signals are then provided to a read-out circuit 1 which decodes the signals and provides reproduced time code data A.
A memory 2 stores time code data B corresponding to the reproduced time code data A. The reproduced time code data A
and the stored time code data B are applied to respective inputs of a switching circuit 3 and are also applied to inputs of a digital comparator 4 to be compared with one another. Digital comparator 4 has an error output applied to switching circuit 3 to control the same so that when the reproduced time code data A and the stored time code data B are equal 11531Z~
to one another (A=B), the switching circuit 3 provides the re-produced time code data A from its output, but when the stored time code data B and the reproduced time code data A are different (A~B), the switching circuit 3 provides the stored time code data B at its output. The output of the switching circuit 3 is provided to an adder 5 which adds or subtracts a unit increment _.
A sum output from the adder 5 is provided at an output terminal 6, as an output data D, i.e., an err~r-corrected t~ code data. The output data from the adder 5 is also applied to an input of the memory 2 and is written therein. An output of the comparator 4 is also applied to a detecting circuit 7 which determines whether the reproduced time code data A is sequentially increasing (corresponding to the forward-running of the magnetic tape TP) or decreasing (corresponding to reverse-running of the tape TP), and in response provides a detected output to the adder 5 to control the same. Thus, the adder 5 increments the output of the switching circuit 3 by d when the reproduced time control data _ is increasing, and decrements the output of the switching circuit 3 by d when the reproduced time control data A is decreasing. Consequently, under normal circumstances, the reproduced time code data A is applied through the switching circuit 3 as the ~asis for the output data D. However, if errors occur in the reproduced data A, for instance, because of data dropout, the stored time control data B is applied through the switching circuit 3, and is properly incremented in adder 5 to provide the output data D substantially free of errors.
A control circuit formed of a counter 8, a digital comparator 9, and an external switch 10 is provided to auto-matically reset the switching circuit 3. This arrangement permits the data correction circuit to accommodate so-called "jumps"
in the time code signal.

1~5312~
An output of the digital comparator 4 is supplied to an input of the counter 8 to control the same so that counter 8 increments by one each time the reproduced time code data A
and the sto;red time code data B are determined to be unequal (A~B) and is reset to zero whenever these data are determined to be equal (A=B). Counter 8 provides an output count C to the digital comparator 9. The external switch 10 is preset at a predetermined number, and a data signal S representing such number is also applied to the comparator 9 to be compared with the output count C from the counter 8. The output of the comparator 9 is then applied to a control terminal of the switching circuit 3. Thus, when the output count C of the counter 8 equals or exceeds the value of the data signal S from switch 10, the switching circuit 3 is reset to select the reproduced ti~e code data A. The time code data A is then incremented or decremented by d, and is written into the memory 2.
In the above data correction circuit, the corrected data are obtained sequentially at the output terminal 6 until the output count C (corresponding to the number of consecutive errors in the reproduced time code data A) reaches the pre-determined number of the data signal S as set by the external - switch 10. However, when the detected number of errors C exceeds the preset value of the data signal S, the reproduced time code data A is regarded as being correct even though it may contain errors, and the reproduced data A will be provided, without correction, at the output terminal 6.
; If a considerable amount of data dropout is expected to occur and a large number of crrors in the reproduced time code data A are expected, the value of data signal S can be set to a large value so that the reproduced data A
is rather thoroughly corrected.

~153~æ~

However, if the time code signal recorded in the track TT b~y electronic editing contains jumps, the occurrence of the jumps in the output D will be delayed, by an amount corresponding to the set or programmed number of errors corresponding to the data signal S, from the point at which the jump occurs.
Thus, if jumps are expected in the played back time code signal, the switch 10 should be set so that the number of errors (i.e. the value of the signal S) is small.
However, it is impractical and quite troublesome to adjust the switch 10 each time the condition of the time code signal changes, and, hence, the data signal S is normally fixed at a relatively small value. Accordingly, as indicated above, there is a high likelihood that the reproduced time control data will be provided without proper error correction.
An embodiment of the data correction circuit according to the present invention will now be described with reference to Fig. 2. The circuit according to this invention will provide reliable correction of errors occurring in reproduced time code data but will readily accommodate jumps or other discontinuities in the time code data.
In the embodiment shown in Fig. 2, elements corresponding to those illustrated in Fig. 1 are identified by like reference numerals, and a detailed description thereof is omitted.
In this embodiment, first and second digital memories 2a and 2b are provided with inputs to receive the incremented signal provided from the adder 5. These memories 2a and 2b contain respective stored time code data Ba and Bb. The reproduced time code data A is applied to an input of the switchin~ circuit 3, and the stored time code data Bb is provided from the second memory 2b to another input of the switching circuit 3. The stored time co'de data _ is supplied from the first memory 2a to an input of the digital comparator 4 to be compar;d with the reproduced time code data A.

1~5312~

~lso, the digital comparator 4 provides first ~Ind second memory con~rol signals Sa and Sb, at s~ ered times, to the first and second memories 2a and 2b, respec~ively~ Th~ compared output of the digital comparator 4 is a~-~lied to th~ s~itching circuit 3 to select which of the reproduced time code d;~ and the stored time code data _ is to be applied t~ adder 5.
An output circuit is l~rmed oE an output switch ll and an error switch 12 coupled thereto. The output switch ll has input terminals effectively coupl~d to the memories ~a and 2b and an output coupled to the output terminal 6. Selector switch 12 operates to cause output switch ll to select the first stored data Ba and to select the second stored &ata Bb when the error switch 12 is OFF and Ol~, respectively.
~ 1henever the error switch 12 is turned ON, the output data D provided through output switch ll corresponds to the second stored data _, and represents a properly corrected version of the reproduced data A.
The operation of the foregoing embodiment of this invention can be understood from the following discussion, wherein the subscript i indicates the ith data in sequence, while the subscript (i+l) indicated the ne~t successive data.
According to the data correction circuit of this embodiment, when the reproduced time code data Ai and the stored time code data Bai are equal, the switching circuit 3 selects the reproduced data Ai. This data Ai is supplied to the adder 5 where it is properly incremented or decremented by d, and the resulting added output from the adder 5 is applied to the memories 2a and 2b to be written therein simultaneously.
If, however, the reproduced data Ai and the stored data Bai are unequal, the switch11~ circuit 3 first provides the reproduced data Ai to the adder 5 to be incremented or decremented by d, and -ln-~153~Z~

the thus-added output Ai+d therefrom is written only into the memory 2a. Next, the switching circuit 3 applies the stored data Bbi to the adder 5 to be incremented or decremented by d, and the thus-added output Bbi+d from the adder 5 is written only into the second memory 2b.
In summary, the stored data Ba and Bb observe the following relationships:
(1) When Ai=Bai, Bai+l Bbi+l Ai-d; but
(2) When Ai~Bai, Bai+l=Ai+d and Bbi+l Bbi-d In the examples of Figs. 3 and 4, for the sake of simplicity, the time code data is expressed as a single digit (1, 2, 3, . . . ) representing the frame number. Also, in the examples of Figs. 3 and 4, the unit increment d is unity (i.e., dsl).
Fig. 3 illustrates an example wherein the reproduced time code data A is repeated (e.g., indicating a slow-motion video sequencej. In this case, the reproduced data A remains at "3" for four frames. At this time,the first stored data Ba remains at "4" until the reproduced data A also become equal to "4". During this time, the second stored data Bb changes progressively from "4" through "7". Then, when the reproduced data A becomes "5" the second stored data Bb is set to "5"
and then progresses to "6", "7", "8", etc.
In the example of Fig. 4, the reproduced data A has a so-called jump from "5" to "10". Here, the second stored data Bb progresses to "7" and then jumps to "12", as does the output data D.

~531;2~

According to the present invention as described above, a correction circuit for correcting a sequence of data that increments in a regular fashion will reliably correct errors occurring in the data and will also respond rapidly to jumps in the data.
While an embodiment of this invention has been illustrated in the context of video signals recorded on magnetic tape, it will be appreciated that the circuit of this invention can enjoy a wide range of applications.
Furthermore, while the principles of this invention have been described above in connection with a single specific embodiment, it will be apparent to those of skill in the art that many modifications and variations thereof are possible without departure from the spirit or scope of this invention, which is to be ascertained from the appended claims.

Claims (6)

WHAT IS CLAIMED IS:
1. A data correction circuit for correcting errors in a sequence of generally regularly and progressively incremented input data comprising input circuit means for receiving the input data; first memory means for storing data; second memory means for storing data; incrementing means for incrementing data supplied thereto in a selected one of positive and negative senses and supplying the incremented data therefrom to said first and said second memory means; comparing means for comparing the data stored in said first memory means with said input data;
switch means controlled by said comparing means for selectively supplying said incrementing means with one of said input data and the data stored in said second memory means; and output means coupled to at least said second memory means for providing corrected output data.
2. A data correction circuit according to claim 1, wherein said input circuit means includes a reading transducer for reproducing time code data recorded on a record medium.
3. A data correction circuit according to claim 1, wherein said comparing means includes means to detect whether the sequence of input data is being progressively incremented in the positive sense or is being progressively incremented in the negative sense, and to control said incrementing means to increment the data supplied thereto in the respective one of the positive and negative senses.
4. A data correction circuit according to claim 1, wherein said comparing means provides first and second memory control signals, at staggered times, to said first and second memory means,
5. A data correction circuit according to claim 4, wherein when said comparing means determines that said input data and the data stored in said first memory means are equal, the input data is supplied to said incrementing means so that the incremented input data is stored in both said first and said second memory means, but when said comparing means determines that said input data and the data stored in said first memory means are unequal, the data stored in said second memory means is supplied to said incrementing means at least during the occurrence of the second memory control signal, so that the data in said second memory means is incremented and again stored therein.
6. A data correction circuit according to claim 1, wherein said output means includes a switch having an output to provide the output data, inputs respectively coupled to receive the contents of said first and said second memory means, and a control terminal; and an error switch providing a control signal to said control terminal.
CA000367906A 1981-01-05 1981-01-05 Data correction circuit Expired CA1153121A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CA000367906A CA1153121A (en) 1981-01-05 1981-01-05 Data correction circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CA000367906A CA1153121A (en) 1981-01-05 1981-01-05 Data correction circuit

Publications (1)

Publication Number Publication Date
CA1153121A true CA1153121A (en) 1983-08-30

Family

ID=4118831

Family Applications (1)

Application Number Title Priority Date Filing Date
CA000367906A Expired CA1153121A (en) 1981-01-05 1981-01-05 Data correction circuit

Country Status (1)

Country Link
CA (1) CA1153121A (en)

Similar Documents

Publication Publication Date Title
US4360841A (en) Data correction circuit
CA1240794A (en) Tape speed determining apparatus for video signal reproducing apparatus
EP0057074B1 (en) Time code signal generators
US4525754A (en) System and method for synchronization of rotary head magnetic recording/reproducing devices
JPH0237632B2 (en)
CA1250662A (en) Video signal reproducing apparatus
CA1160337A (en) Tracking control system
CA1153121A (en) Data correction circuit
US5483389A (en) Reproducing apparatus for temporarily writing reproducing data into memory
US5479265A (en) Video data recording apparatus for digital video cassette recorder
US5016119A (en) Video signal reproducing apparatus with two modes of keeping track of address
KR100240556B1 (en) Signal recording device
US5121264A (en) Method and apparatus for reproduction of magnetic tape by using rotary drum heads
EP0508770B1 (en) Apparatus for adjusting a reproduced signal
KR930007378Y1 (en) Picture quality compensating circuit for vtr
EP0396362A2 (en) Helical scan type playback apparatus for video data recorded on magnetic tape
US5539589A (en) Magnetic reproduction device and method for ensuring reproduction of recorded information by a magnetic head of a same azimuth angle as used to record information
EP0500358A2 (en) Signal processing method of digital VTR
EP0279885A1 (en) Video signal reproducing apparatus
EP0557015B1 (en) Interpolation circuit for variable speed reproduction in a video tape recorder
JP2615766B2 (en) Playback video signal processing device
US5355262A (en) Magnetic recording apparatus having an adjustable rotary head
JPH02123548A (en) Tracking method for magnetic reproducing device
JP2894231B2 (en) Magnetic recording / reproducing device
KR0178261B1 (en) Vtr noise protection method

Legal Events

Date Code Title Description
MKEX Expiry