AU621116B2 - Laundry apparatus and method of controlling such - Google Patents

Laundry apparatus and method of controlling such Download PDF

Info

Publication number
AU621116B2
AU621116B2 AU35818/89A AU3581889A AU621116B2 AU 621116 B2 AU621116 B2 AU 621116B2 AU 35818/89 A AU35818/89 A AU 35818/89A AU 3581889 A AU3581889 A AU 3581889A AU 621116 B2 AU621116 B2 AU 621116B2
Authority
AU
Australia
Prior art keywords
winding stages
set forth
winding
producing
pattern
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
AU35818/89A
Other versions
AU3581889A (en
Inventor
John H. Boyd Jr.
Alexander Muller
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
General Electric Co
Original Assignee
General Electric Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US06/602,163 external-priority patent/US4540921A/en
Application filed by General Electric Co filed Critical General Electric Co
Priority to AU35818/89A priority Critical patent/AU621116B2/en
Publication of AU3581889A publication Critical patent/AU3581889A/en
Application granted granted Critical
Publication of AU621116B2 publication Critical patent/AU621116B2/en
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • DTEXTILES; PAPER
    • D06TREATMENT OF TEXTILES OR THE LIKE; LAUNDERING; FLEXIBLE MATERIALS NOT OTHERWISE PROVIDED FOR
    • D06FLAUNDERING, DRYING, IRONING, PRESSING OR FOLDING TEXTILE ARTICLES
    • D06F37/00Details specific to washing machines covered by groups D06F21/00 - D06F25/00
    • D06F37/30Driving arrangements 
    • D06F37/304Arrangements or adaptations of electric motors
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02PCONTROL OR REGULATION OF ELECTRIC MOTORS, ELECTRIC GENERATORS OR DYNAMO-ELECTRIC CONVERTERS; CONTROLLING TRANSFORMERS, REACTORS OR CHOKE COILS
    • H02P6/00Arrangements for controlling synchronous motors or other dynamo-electric motors using electronic commutation dependent on the rotor position; Electronic commutators therefor
    • H02P6/14Electronic commutators
    • DTEXTILES; PAPER
    • D06TREATMENT OF TEXTILES OR THE LIKE; LAUNDERING; FLEXIBLE MATERIALS NOT OTHERWISE PROVIDED FOR
    • D06FLAUNDERING, DRYING, IRONING, PRESSING OR FOLDING TEXTILE ARTICLES
    • D06F34/00Details of control systems for washing machines, washer-dryers or laundry dryers
    • D06F34/10Power supply arrangements, e.g. stand-by circuits
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05BCONTROL OR REGULATING SYSTEMS IN GENERAL; FUNCTIONAL ELEMENTS OF SUCH SYSTEMS; MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS OR ELEMENTS
    • G05B19/00Programme-control systems
    • G05B19/02Programme-control systems electric
    • G05B19/04Programme control other than numerical control, i.e. in sequence controllers or logic controllers
    • G05B19/07Programme control other than numerical control, i.e. in sequence controllers or logic controllers where the programme is defined in the fixed connection of electrical elements, e.g. potentiometers, counters, transistors
    • G05B19/075Programme control other than numerical control, i.e. in sequence controllers or logic controllers where the programme is defined in the fixed connection of electrical elements, e.g. potentiometers, counters, transistors for delivering a step function, a slope or a continuous function
    • DTEXTILES; PAPER
    • D06TREATMENT OF TEXTILES OR THE LIKE; LAUNDERING; FLEXIBLE MATERIALS NOT OTHERWISE PROVIDED FOR
    • D06FLAUNDERING, DRYING, IRONING, PRESSING OR FOLDING TEXTILE ARTICLES
    • D06F2103/00Parameters monitored or detected for the control of domestic laundry washing machines, washer-dryers or laundry dryers
    • D06F2103/44Current or voltage
    • D06F2103/46Current or voltage of the motor driving the drum
    • DTEXTILES; PAPER
    • D06TREATMENT OF TEXTILES OR THE LIKE; LAUNDERING; FLEXIBLE MATERIALS NOT OTHERWISE PROVIDED FOR
    • D06FLAUNDERING, DRYING, IRONING, PRESSING OR FOLDING TEXTILE ARTICLES
    • D06F2105/00Systems or parameters controlled or affected by the control systems of washing machines, washer-dryers or laundry dryers
    • D06F2105/46Drum speed; Actuation of motors, e.g. starting or interrupting

Landscapes

  • Engineering & Computer Science (AREA)
  • Textile Engineering (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Automation & Control Theory (AREA)
  • Control Of Washing Machine And Dryer (AREA)

Description

Our Ref: 273269
AUSTRALIA
Patents Act FORM COMPLETE SPECIFICATION
(ORIGINAL)
621116 Application Number: Lodged: Complete Specification Lodged: Accepted: Published: Priority: Related Art: a D 0 0 0 Applicant(s): General Electric Company 1 River Road SCHENECTADY New York 12305 UNITED STATES OF AMERICA ARTHUR S. CAVE CO.
Patent Trade Mark Attornerys Level 10, 10 Barrack Street SYDNEY NSW 2000 .o 4 Address for Service: Complete specification for the invention entitled "Laundry appaeatus and method of controlling such".
The following statement is a full description of this invention, including the best method of performing it known to me:- 1 5020 Field of the Invention This invention relates in general to dynamoelectric machines and domestic appliances and more particularly to control systems with special applicability to electronically commutated motors, electronically commutated motor systems, laundry apparatus and other appliances, and methods for operating them.
Background of the Invention While conventional brush-commutated DC motors may have numerous advantageous characteristics such as convenience of changing operationals speeds and direction of rotation, it is believed that there may be disadvantages such as brush wear, electrical noise, and radio frequency interference caused by sparking between the brushes and the segmented commutator, that 13' may limit the applicability of such brush-commutated DC motors 'oei in some fields such as the domestic appliance field including 0 the laundry apparatus field. Electronically commutated motors, such as brushless DC motors and permanent magnet motors with o. electronic commutation, have now been developed and generally are believed to have the above-discussed advantageous characteristics of the brush-commutated DC motors without many o" of the disadvantages thereof while also having other important o o advantages. Such electronically commutated motors are disclosed in the David M. Erdman U.S. patents 4,005,347 and :2z50 4,169,990 and Floyd H. Wright U.S. patent 4,162,435, all of which are commonly assigned with the present application and are hereby incorporated by reference. These electronically commutated motors may be advantageously employed in many different fields or motor applications among which are domestic appliances, automatic washing or laundry machines such as disclosed in commonly assigned, co-pending U.S. patent Nos.
4,449,079 filed August 27, 1982; 4,528,485 filed April 13, 1982; 4,532,459 filed July 21, 1982; 4,459,519 filed September 1980; 4,390,826 filed April 17, 1980; 4,327,302 filed September 21, 1979; and 4,654,566 filed February 2, 1983.
1A 0009a/RAP j Laundry machines as disclosed in the above patent applications are believed to Have many significant advantages over the prior art laundry machines which employ various types of transmissions and mechanisms to convert rotary motion into oscillatory motion to selectively actuate the machine in its agitation washing mode and in its spin extraction mode. Such prior art laundry machines are believed to be more costly and more complicated to manufacture, consume more energy, and require more servicing. Laundry machines with electronically commutated motors require no mechanical means, other than mere speed reducing means, to effect oscillatory action of the agitator or tumbler, and in some applications, it is believed that the spin basket might be directly driven by such a motor.
S While the past control systems, such as those disclosed in the oo aforementioned coassigned applications for instance, ooo Sundoubtedly illustrated many features, it is believed that the P p0 °o e control systems for electronically commutated motors in o0c general, and for such motors utilized in laundry machines, 0o could be improved, as well as the methods of control utilized therein.
In some of the known control systems, the position of the 000c rotatable assembly the rotor) of the electronically a commutated motor was located by sensing the back emf of one of the winding stages on the stationary assembly the 0 stator) thereof. More particularly the back emf of an unenergized winding stage was sensed and integrated to determine rotor position during any one commutation period in a s¢€i sequence of commutation. With the advent of inexpensive microprocessor chips, controlling an electronically commutated motor with a microprocessor and discrete element control system has been described. Coassioned U.S. "pa'tent 4,250,544, "Combination Microprocessor and Discrete Element Control System for a Clock Rate Controlled Electronically Commutated Motor" issued February 10, 1981, to R.P. Alley discloses such an arrangement and is hereby incorporated by reference. It is believed that further improvements and other departures can be made in methods and systems for controlling electroncially 2 commutated motors and for domestic appliance applications including laundering apparafus applications.
Summary of the invention Among the objects of the present invention are to provide improved control systems for an electronically commutated motor, improved electronically commutated motor systems, improved laundry apparatus, and improved methods for controlling them which do not require position sensing by integration during a commutation period; to provide such improved control systems for an electronically commutated motor, electronically commutated motor systems, laundry apparatus and other appliances, and methods for controlling them whichcan screen out unexpected or accidentally produced oa signals and transients from a microprocessor or digital Scomputer to maintain proper operation of the system, the motor, o9 or the appliance; to provide such improved control systems for 4 Sa an electronically commutated motor, electronically commutated o" o motor systems, laundry apparatus, and methods for controlling 99 9E S them which can reliably start an electronically commutated motor and insure its operation in a selected direction of i rotation; to provide such improved control systems for an electronically commutated motor, electronically commutated S motor systems, laundry apparatus, and methods for controlling them which protect the motor from excessive current; to provide Q such improved controlsystem for an electronically commutated motor, electronically commutated motor systems, laundry no apparatus, and methods for controlling them which control the 9 4 speed of the motor adjustably; to provide such improved control 0o o 9 o systems for an electronically commutated motor, electronically commutated motor systems, laundry apparatus, and methods for controlling them which sense the rotor position from the back emfs of the winding stages when the rotor is coasting and there are no commutation periods; to provide such improved control systems for an electronically commutated motor, electronically commutated motor systems, laundry apparatus, and methods for controlling them which are resistant to error in determining the rotor position from the back emfs of the winding stages when 3
I
the rotor is coasting and there are no commutation periods; to provide such improved control systems for an electronically commutated motor, electronically commutated motor systems, laundry apparatus, and methods for controlling them which can commutate an electroncially commutated motor in a preselected sequence, discontinue the commutating, and then resume commutating at a proper point in the sequence to keep the motor running smoothly determined from the back emfs of the winding stages when the commutating was discontinued; to provide such improved control systems for an electronically commutated motor, electronically commutated motor systems, laundry apparatus, and methods for controlling them which accelerate the motor in a low speed connection arrangement of the winding stages, change from the low speed connection arrangement to a higher speed ooo connection arrangement of the winding stages and sense the rotor position to smoothly resume accelerating the motor in the high speed connection arrangement; to provide such improved o control systems for an electronically commutated motor, o o electronically commutated motor systems, laundry apparatus, and methods for controlling them which brake the motor; to provide such improved control systems for an electronically 00 4 I- I i 4 Sii lii I commutated motor, electronically commutated motor systenis, laundry apparatus, and methuds for controlling them which smoothly and rapidly reverse the motor; to provide such improved control systems for an electronically commutated motor, electronically commutated motor systems, laundry apparatus, and methods for controlling them which periodically reverse the motor; and to provide such improved control systems for an electronically commutated motor, electronically commutated motor systems, laundry apparatus, and methods for controlling them which power at least some of the winding stages and rotate the rotor, and then leave all the winding stages temporarily unpowered and provide a current path for the previously powered winding stages to facilitate rotor position monitoring and accomplish other purposes.
Other objects and features will be in part apparent and in part pointed out hereinafter.
°0 0 In one broad form, the present invention provides laundry Sapparatus comprising: means operable generally in a washing mode for agitating water and fabrics to be laundered therein and operable generally in a spin mode for thereafter spinning the fabrics to 400° effect centrifugal displacement of water from the fabrics; an electronically commutated motor including a stationary assembly having a plurality of winding stages adapted to be 25. selectively commutated, and rotatable means associated with said stationary assembly in selective magnetic coupling relation with said winding stages for driving said agitating and spinning means in the washing mode operation and in the spin mode operation thereof upon the commutation of said winding stages; first and second conductors for supplying power; means for commutating said winding stages by selectively switching said winding stages to said supply conductors in response to a pattern of control signals leaving at least one of said winding stages unpowered at any one time while the other said winding stages are powered; means coupled to said winding stages for digitizing the voltages ocross said winding stages; 0009a/RAP means responsive to successive patterns of digital signals for generating successive patterns of the control signals for said commutating means; and a digital computer operating under stored program control, said computer having inputs for the digitized voltages, said computer having memory elements for storing data representing at least one preselected sequence of the patterns of the digital signals and for storing data, corresponding to each pattern of the digital signals, identifying the respective input for the digitized voltage for said at least one unpowered winding stage, said computer successively producing one of the patterns of the digital signals, sensing only the digitized voltage at the identified input corresponding to the one S pattern and producina the following pattern in sequence after at least one predetermined logic level of:the digitized voltage :oa: at the identified input has occurred.
ao In a further broad form, the present invention provides o 0 laundry apparatus comprising: oo o ea comeans operable generally in a washing mode for agitating water and fabrics to be laundered therein and operable generally in a spin mode for thereafter spinning the fabrics to a*:ao effect centrifugal displacement of water from the fabrics; co oO W 0an electronically commutated motor including a stationary assembly having a plurality of winding stages adapted to be 0 selectively commutated, and rotatable means associated with said stationary assembly in selective magnetic coupling relation with said winding stages for driving said agitating and spinning means in the washing mode operation and in the spin mode operation thereof upon the commutation of said 3C winding stages; first and second conductors for supplying power; means for commutating said winding stages by selectively switching said winding stages to said supply conductors in response to a pattern of control signals; means coupled to said winding stages for converting the voltages across said winding stages to digital form thereby to digitize the voltages; means operable generally for switching said winding stages 6 0009a/RAP
-A
\k from a first connection arrangement to a second connection arrangement; and means for producing successive patterns of the control signals in at least one preselected sequence to rotate said rotatable means, for subsequently producing a pattern of the control signals which causes said commutating means to leave all of said winding stages temporarily unpowered during switching of said winding stages from the first connection arrangement to the second connection arrangement, for sensing the digitized voltages while said winding stages are temporarily unpowered and then resuming producing the successive patterns of the control signals in sequence beginning with a pattern of the control signals determined from o the sensed digitized voltages.
In a further broad form a method of controlling laundry Sapparatus comprising means operable generally in a washing mode a$ for agitating water and fabrics to be laundered therein and operable generally in a spin mode for thereafter spinning the So fabrics to effect centrifugal displacement of water from the fabrics, an electronically commutated motor including a stationary assembly having a plurality of winding stages ol adapted to be selectively commutated, and rotatable means o a o o associated with the stationary assembly in selective magnetic coupling relation with the winding stages for driving the :254o agitating and spinning means in the washing mode operation and in the spin mode operation thereof upon the commutation of the winding stages, and first and second conductors for supplying power, the method comprising the steps of: converting the voltages across the winding stages to digital form thereby to digitize the voltages; commutating the winding stages by selectively switching the winding stages to the supply conductors in at least one preselected sequence; temporarily interrupting the commutating to leave the winding stages temporarily unpowered; switching the winding stages from a first connection arrangement to a second connection arrangement; sensing the digitized voltages while the winding stages -j 7 0009a/RAP L-i are temporarily unpowered; and resuming the commutating beginning at a point in the sequence determined from the sensed digitized voltages.
Brief Description of the Drawings FIG. 1 is a block diagram showing a control system having a high-low speed switching circuit, a commutating circuit, a power supply, a control signal generator, a microcomputer, a voltage digitizing circuit, and a current interrupt and speed controlling circuit with an electronically commutated motor in a laundry machine according to the invention; FIG. 2 is an exploded, perspective view of the main elements of an electroncially commutated DC motor which is controllable by the control system of FIG. 1; 0o FIG. 3 is a schematic diagram of the high-low speed 15 o switching circuit, the commutating circuit, the power supply 0 0l* 0 and the motor of FIG. 1; 0FIG. 4 is a schematic diagram of the control signal generator with the microcomputer of FIG. 1; o" 0FIG. 4A is a diagram of current flowing in the motor as a result of commutation in a preselected sequence; FIG. 4B is four schematic diagrams of circuits effectively o resulting in the commutating circuit of FIG. 1 from different .4 o digital signal patterns and corresponding control signal patterns produced in accordance with the invention; rg, rFIG. 5 is a voltage versus time diagram of a wave-form of voltage across an unpowered winding stage of the motor during a commutation period; FIG. 6 is a schematic diagram of the voltage digitizing circuit and of switches for providing commands to the microcomputer of FIG. 1 according to the ivention; FIG. 6A is a voltage versus time diagram of a digitized voltage to which the voltage of FIG. 5 is converted in accordance with the invention; 8 0009 a/RAP 4I, oU.ujw GEN 9171 03-AM-5659 FIG. 7 is a schematic diagram of the current interrupt and speed controlling circuit of FIG. 1 in accordance with the invention; FIG. 7A is a voltage versus tir., ~iagram of outputs Q and Q-bar of a latch or flipflop in the circuit of FIG. 7 for interrupting the microcomputer and causing the control signal generator of FIG. 1 to generate a pattern of control signals to reduce the current flowing in the winding stages of the motor; FIG. 8 is part of a flow diagram of operations of the microcomputer of FIG. 1 in accordance with the invention; FIG. 9 is an additional part of the flow diagram of °o operations performed by the microcomputer of FIG. 1 in accordance with the invention in accomplishing a washing mode 15 selected in the operations of FIG. 8; -U FFIG. 10 is a flow diagram of operations performed by the microcomputer of FIG. 1 in accordance with the invention o" o in a low speed back emf routine of FIG. 9; FIG. 11 is a flow diagram of operations performed by the microcomputer of FIG. 1 in accordance with the invention I in a reversing routine of FIG. 9; o FIG. 11A is a flow diagram of operations performed by the microcomputer of FIG. 1 in accordance with the invention for braking the motor as during a reversing routine; 25 FIG. 12 is a flow diagram of operations performed by the microcomputer of FIG. 1 in accordance with the invention upon interruption by output Q-bar of FIG. 7A; FIG. 13 is a flow diagram of operations performed by the microcomputer of FIG. 1 in accordance with the invention for varying a duty cycle for the circuit of FIG. 7; FIG. 14 is a flow diagram of operations performed by the microcomputer of FIG. 1 in accordance with the invention in accomplishing a spin mode selected in the operations of FIG. 8; 9 i i. i i oIow GEN 9171 S03-AM-5659 FIG. 15 is a flow'diagram of operations performed by the microcomputer of FIG. 1 in accordance with the invention in a high speed back emf routine of FIG. 14; FIG. 16 is a flow diagram of operations performed by the microcomputer of FIG. 1 in accordance with the invention in advancing in a sequence of commutation and turning off the motor on command; FIG. 17 is a flow diagram of operations performed by the microcomputer of FIG. 1 in accordance with the invention in a relaying routine of FIG. 14; FIG. 18 shows voltage versus time diagrams of waveforms of the digitized voltages of all of the winding stages when the rotor of the motor is coasting clockwise or counterclockwise as during the relaying routine of FIG. 17; FIG. 19 is a flow diagram of operations performed by the microcomputer of FIG. 1 in accordance with the invention a for determining a proper point in sequence to begin or resume o commutation when the rotor of the motor is turning, as in the relaying routine of FIG. 17.
.0,20 Corresponding reference characters refer to corresponding parts throughout the several views of the drawings.
S° The exemplifications set out herein illustrate preferred embodiments of the invention in one form thereof, such ala a exemplifications are not to be construed as limiting the scope 25 of the invention in any manner.
Detailed Description of Preferred Embodiments Referring now to the drawings, and more particularly to FIG. 1, a laundry apparatus 11 includes an electronically commutated motor (ECM) M adapted to be energized from a DC power supply 12 and having (see FIG. 2) a stationary assembly including a stator 13 and a rotatable assembly including a permanent magnet rotor 15 and a shaft 17. Stator 13 includes a plurality three) of winding stages Sl, S2 and S3 (FIG. Winding stages SI, S2 and S3 have coil sets or sections SlA and SlB, S2A and S2B, and $3A and S3B respectively. Winding stages SI, S2 and S3 are adapted to be electronically commutated in at least one preselected sequence. Each winding stage has an end terminal TI, T2 and T3, respectively, and an intermediate Ii, 12 and 13, respectively. The winding stages Sl, S2 and S3 are adapted to be electronically commutated at end terminals TI, T2 and T3, so that both coil sets or sections in each winding stage are commutated, for turning the rotor 15 at a low speed. It is noted that sections SlA, S2A, S3A define tapped sections of the winding stages which are adapted to be electronically commutated at intermediate taps Ii, 12 and 13 respectively for turning rotor 15 at a higher speed. When the winding stages Si, S2 and S3 are energised or powered in a temporal sequence, three sets of eight magnetic poles are established that provide a radial magnetic field that moves clockwise or counterclockwise around the bore of stator 13 depending on the preselected sequence or order in which the stages are powered. This moving field intersects with the flux field ~of the permanent magnet rotor to cause the rotor 15 to rotate relative to the stator 13 in the desired direction to develop a torque which is a direct function of the intensities or strengths of the magnetic fields. If a more detailed description of the construction of electronically 9* 99 commutated motor M is desired, reference may be had to the aforementioned Patent No. 4,528,485 filed April 13, 1982 by John H Boyd, Jr. which is incorporated herein by reference.
ECM M thus constitutes an electronically commutated motor including a stationary assembly having a plurality of winding stages adapted to be selectively commutated, and rotatable means associated with the stationary assembly in selective magnetic coupling relation with the winding stages.
-0 1a 11- 0009a/RAP •T a 03-AM-5659 Further, while electronically commutated motor M is illustrated herein for purposes of disclosure, it is contemplated that other such motors of different constructions, having 2, 4, 6, etc. poles and having 2, 3, 4 or more winding stages and/or different winding arrangements may be utilized in one or another form of the invention so as to meet at least some of the objects thereof.
The winding stages of motor M as explained for instance in the aforementioned Alley U.S. patent 4,250,544 are commutated without brushes by sensing the rotational position of the rotatable assembly or rotor 15 as it rotates within the bore of stator 13 and utilizing electrical signals generated o as a function of the rotational position of the rotor to b sequentially apply a DC voltage to each of the winding stages 15 in different preselected orders or sequences that determine °*aQ the direction of the rotation of the rotor. Position sensing ,or "may be accomplished by a position detecting circuit responsive to the back emf of the ECM to provide a simulated signal indicative of the rotational position of the ECM rotor to control the timed sequential application of voltage to the wind- %o s ing stages of the motor.
ooo Referring back to FIG. 1, laundry apparatus 11 also has a basket 23 which is rotatable within a tub (not shown) I o o° which holds Lne water for washing the fabrics to be laundered, and a coaxially mounted agitator 25, both of which are rotatable independently or jointly about their common axis. Agi- .ao' tator 25 and basket 23 together comprise means operable genero ally in a washing mode for agitating water and fabrics to be laundered therein and operable generally in a spin mode for thereafter spinning the fabrics to effect centrifugal displacement of water from the fabrics. However, it is contemplated that such means may also include only a basket which is mounted on a horizontal or inclined axis and there is no separate finned agitator but the basket is operated in an oscillatory mode to agitate the wash water and fabrics to launder s 12 I i 81bjw GEN 9171 03-AM-5659 them. Upon the commutation of the winding stages, the rotatable assembly of motor M drives the agitating and spinning means and is coupled selectively to the agitator alone during the washing mode operation and to both the basket and the agitator in the spin mode operation through a connection mechanism 27 which suitably comprises a fixed ratio speed reducer, such as a gear box or a pulley arrangement, for instance, or in some applications, the shaft 17 of motor M can be directly coupled to the agitator and the basket. The rotatable assembly of motor M and any such fixed ratio speed reducer constitute means for driving the agitating and spinning means in the washing mode operation and in the spin mode operation thereof S ,o upon the commutation of the winding 'stages.
Commutating circuit 31 is provided with power from o 15 power supply 12 and constitutes means for commutating the winding stages by selectively supplying or switching power thereto in response to a pattern of control signals 32 leaving o oQ at least one of the winding stages unpowered at any one time while the other winding stages are powered. Commutating circuit 31 also constitutes means for controlling the application 00, of DC voltage to the winding stages to pLovide a resultant effective voltage thereto.
o: A high-low speed switching circuit 41 couples commutating circuit 31 to motor M, and constitutes means operable generally for switching the winding stages from a first con- I nection arrangement (connecting each of winding stages SI, S2, S3 as a whole through terminals Ti, T2, and T3 to commutating circuit 31) to a second connection arrangement (connecting the coil sections SIA, S2A, and S3A of the winding stages Si, S2, and S3 through terminals II, 12, and 13 to commutating circuit 31). In the present embodiment the first connection arrangement is a low speed connection arrangement and the second connection arrangement is a higher speed connection arrangement.
It is to be understood that other connection arrangements S"13 t S\ 1 03-AM-5659 *involving two or more speeds, or not involving speed considerations at all are contemplated in the practice of the invention for accomplishing the objects thereof. High-low speed switching circuit 41 is responsive to a High on line H for relaying the winding stages from the low speed connection arrangement to the high speed connection arrangement and responsive to a Low on line H for relaying the winding stages from the high speed connection arrangement to the low speed connection arrangement.
Commutating circuit 31 responds to a set of six control signals, collectively designated 32 and individually designated and from a control signal generator 51. Since each of the control signals B+, °OO and C- can be high or low, there are 2 or 64 permuoe0.51 tations or patterns of the control signals. Control signal generator 51 constitutes means responsive to successive pato 0o terns of digital signals 52 for generating successive patterns 0. 0 of the control signals 32 for the commutating means 31.
S° A microcomputer 61 in FIG. 1 produces successive patterns of the digital signals 52 in at least one preselected sequence, which causes the control signal generator 51 to pro- Sa duce successive patterns of the control signals 32 in the at a least one preselected sequence and in turn cause the motor M to be commutated in the at least one preselected sequence by the commutating circuit 31 to make the rotor 15 turn. The direction of rotation which results is clockwise when a first l t preselected sequence is used, and counterclockwise when a second preselected sequence is used.
In the preferred embodiment disclosed herein, microcomputer 61 is an Intel 8748 microcomputer having 1K bytes of user programmable and erasable read only memory (EPROM), an 8 bit central processing unit (CPU), 27 input/output (I/O) lines, an 8-bit timer counter, reset and interrupt capability, and an on-board oscillator and clock. The instruction set for 14 0009a/RAP .i 'L 03-AM-5659 the 8748 is set forth in MCS-48(R) Family of Single Chic Microcomputers User's Manual, Intel Corporation, Santa Clara, California, September, 1981, pages 4-5, in addition to other technical information. Since the implemention and use of microcomputers as a general matter is well known to the person skilled in the art, the details of the 8748 are omitted for brevity. The microcomputer 61 is shown as a rectangle in several of the Figures with only those pin designations for the 8748 shown for connections involved in the operations and circuits of any given Figure, all other pins in a given Figure being suppressed for clarity. It is to be understood that the 8748 is but one example of a digital computer which can be 4- utilized in the practice of the invention. In addition, it is S contemplated that the functions of the microcomputer illustrated in the drawings can be alternatively implemented in the 0° practice of the invention by any appropriate means, including o:0 but not limited to digital or analog circuits of a variety of a. 114 o types whether operating from a stored program, utilizing firmware, or being implemented in hardware, in custom or semicustom integrated circuit form or having discrete components.
S Vb, and V through high-low speed switching circuit 41 and S o 8 constitutes means for simultaneously converting the voltages across the winding stages to digital form thereby to digitize the voltages. Digitizing circuit 71 also constitutes means for generating a first logic level when the voltage across a respective winding stage exceeds a predetermined value and a second logic level when the voltage across it falls below the predetermined value, the digital form of. the voltage across each respective winding stage comprising the logic levels so generated. Digitizing circuit 71 has outputs A, B, and C which are connected to corresponding inputs of microcomputer 61.
ware 2 I 41 03-AM-5659 Microcomputer 61 of FIG. 1 constitutes means for producing successive patterns of digital signals in at least one preselected sequence, for selecting the digitized voltage across the at least one unpowered winding stage depending on the digital signal pattern produced, and for producing a following pattern in sequence after at least one predetermined logic level of the selected digitized voltage has occurred.
In the preferred embodiment the following pattern in sequence is produced after complementary logic levels of the selected digitized voltage have occurred in a predetermined order depending on the pattern which is being produced. Microcomputer 61 is a digital computer operating under stored program control and having inputs for the digitized voltages on lines A, B, and C. Microcomputer 61 has memory elements for storing data representing at least one preselected sequence of the 0" patterns of the digital signals and for storing data, correoaS. sponding to each pattern of the digital signals, identifying 1 the respective input for the digitized voltage for the at 0* least one unpowered winding stage. Microcomputer 61 successively produces one of the patterns of the digital signals, *M 1 senses only the digitized voltage at the indentified input corresponding to the one pattern and produces the following pattern in sequence after at least one predetermined logic gB level of the digitized voltage at the identified input has 25 occurred. When the motor M is first being started, there is no back emf to digitize until the rotor 15 begins to rotate.
For this reason, microcomputer 61 operates to produce the following pattern in sequence after a predetermined time period if the at least one predetermined logic level of the selected digitized voltage has not occurred during the predetermined time period. Then as soon as the rotor 15 begins to turn, the following pattern is produced in sequence in response to the digitized voltage and the successive patterns are effectively synchronized with the rotor and accelerate the rotor to an operating speed.
16 ^-a t 03-AM-5659 Current interrupt and speed controlling circuit 81 compares the current flowing in'the other powered winding stages of the electronically commutated motor M with a predetermined level by sensing a voltage V, proportional to the current on line 83, and upon the level being exceeded, interrupting microcomputer 61 on line 85 and sending a signal Q on line 87 for causing the control signal generator 51 to generate a pattern of control signals 32 to reduce the current.
In FIG. 3 power supply 12 has diodes 101, 103, .105 and 107 connected as a full wave bridge rectifier for 117 volt single phase AC power received at plug 109. Full wave rectified DC is filtered by capacitor 111 and applied as voltage V 0o across first and second conductors 113 and 115 for supplying i 9 DC power to commutating circuit 31 and motor 1. A voltage 15' drop V I is develcped across shunt resistor RS proportional 8 to the current from power supply 12 which is flowing in the motor M.
0 0 0p 4.
8o 0 t
I
'7 r 0 Bo or 04 4 0 6I 000 Commutating circuit 31 is composed of three identical switching circuits 121, 123, and 125 which selectively switch the winding stages to supply conductors 113 and 115 S leaving at least one of the winding stages unpowered at any 8' one time while the other winding stages are powered. For conciseness only switching circuit 121 is described in further 8 detail.
Switching circuit 121 has a set or pair of seriesconnected upper and lower electronic devices 127 and 129 con- *0 9L nected across the supply conductors 113 and 115. The pair of Ib devices 127 and 129 has a junction point 131 connected through high-low speed switching circuit 41 to winding stage Sl in the connection arrangement selected by high-low speed switching circuit 41. Switching circuits 123 and 125 are respectively connected to winding stages S2 and S3 similarly.
The switching circuits 121, 123, and 125 each constitute sets of electronic devices connected across supply 37 conductors 113 and 115, each set having at least one junction 0 00 6 r Pi I--i i r i I i te j J GEEN 9171 03-AM-5659
I
point connected to a respective one of the winding stages.
Each of the electronic devices, 127 and 129, is able to be switched by a corresponding one of the control signals in each pattern of control signals 32. For instance, when control signal A+ is high, transistors 133 and 135 turn on transistor 137 in electronic device 127. When control signal Ais high, transistors 139, 141, and 143 turn on transistor 145 in electronic device 129. When transistor 137 is on in electronic device 127, and a relay 147 in high-low speed switching circuit 41 is set as shown in FIG. 3, then winding stage Sl terminal Tl is effectively switched to supply conductor 113.
When transistor 137 is off in electronic device 127 and transistor 145 is on in electronic device 129, winding stage Sl terminal Tl is switched to supply conductor 115.
16.° It is evident that when a control signal or oo"-I C+ is High, a corresponding winding stage Sl, S2, or S3 is oo switched to supply conductor 113, and when a control signal o *o or C- is High, a corresponding winding stage Sl, S2, S or S3 is switched to supply conductor 115.
Relay 147 in High-low speed switching circuit 41 has three-pole-double-throw (3PDT) contacts for electrically substituting sections SIA, S2A, and S3A of the winding stages Sl, a S2, and S3 in place of the winding stages as a whole. The winding stages are connected together at neutral N. Relay 147 is driven by transistor 149. Transistor 149 is protected by base resistor 151 and freewheeling diode 153. When a High appears on line H, transistor 149 conducts, closing relay 147 and moving relay armature 155 upward from the Low Speed position shown to a High Speed position, which accomplishes the substitution of the high speed winding sections SIA, -S2A, S3A in place of the winding stages Sl, S2, S3 and thereby selectively electrically energizes at least one of the winding sections SlA, S2A, S3A of each winding stage S1, S2, S3 to effect 18 Li i II_~ i ii 0009a/RAP 03-AM-5659 commutation. When relaying from low to high speed is to occur, microcomputer 61 outputs a Low on line DB6, which is inverted by NAND-gate 157 and fed as the High on line H.
Lines marked for voltages V a Vb, and Vc are connected to relay armature 155 to allow sensing of voltages on terminals Tl, T2, T3 or 11, 12, 13 for each winding stage as selected by relay 147. The Va, Vb, Vc lines are connected to the voltage digitizing circuit 71 as shown in FIG. 1.
In FIG. 4, control signal generator 51 generates successive patterns of highs and lows for control signals 52 on the lines respectively marked for each control signal and C- which are fed to the correspondingly marked inputs of commutating circuit 31 of FIG. 3. The successive patterns of the control signals are produced in response to successive patterns of digital signals produced by 6 a0 Smicrocomputer 61 on lines 62.
SControl signal generator 51 acts in the preferred o 0 embodiment as a protective device and switching means for .S pulse width modulation. If a pair of the control signals hav- Ce @6 'D 0 ing the same letter designation, such as A+ and were both high simultaneously, electronic devices 127 and 129 of FIG. 3 could short the supply conductors 113 and 115. Microcomputer S 61 is capable of producing patterns of digital signals at extremely high rates, and an undesired pattern of control signals such as high should not be permitted to occur over an extended period of operation. Control signal generator 51 is hardwired logic circuitry which constitutes means for preventing control signal patterns such as high from being generated regardless of the patterns of digital signals pro- 0 duced by microcomputer 61.
Control signal generator 51 has three identical protective circuits 161, 163, and 165. For conciseness, only protective circuit 161 is described in detail. Protective circuit 161 has first and second AND-gates 167 and 169 feeding control signals A+ and A- to the sets of electronic devices 19 1 1 I
I'"
1 03-AM-5659 '127 and 129. AND-gates 167 and 169 have inputs 171 and 173 driven by a respective pair of digital signals through inverting buffers 175 and 176 from port P2 lines 0 and 3 from microcomputer 61. Corresponding AND-gates in protective circuits 163 and 165 respectively feed control signals Band Cto switching circuits 123 and 125 in FIG. 3. These corresponding AND-gates in protective circuits 163 and 165 have I their own inputs driven by digital signal pairs through inverting buffers 177,178 (port P2 lines 2 and 5) and inverting buffers 179,180 (port P2, lines 4 and 1) respectively.
Exclusive-OR gate 183 has inputs connected to the inputs of AND-gates 167 and 169 driven by a pair of the digital signals. Exclusive-OR gate 183 .has its output feeding both AND-gates 167 and 169 for disabling them when the pair of .~61'5 digital signals on lines 0 and 3 of port P2 have identical 0. logic levels in the pair. Exclusive-OR gates corresponding to o 0 gate 183 in protective circuits 163 and 165 are identically wired so that no pair of the control signals 52 having the o. same letter designation can become high simultaneously. In 2,0 this way the contingency of control signals occurring which could short the power supply is prevented, and reliability is enhanced.
Control signal generator 51 thus constitutes means for preventing at least one pattern of control signals 52 from being generated regardless of the patterns of digital signals on lines 62 produced by microcomputer 61.
Microcomputer 61 produces an additional pair of digital signals, which are different in logic level from each .o'u other, on lines 7 and 6 of port P2 which respectively feed 30 NAND gates 185 and 187. A disabling input Q on line 87 is provided to both NAND gates 185 and 187 when power is to be removed from the winding stages. In this way NAND-gates 185 and 187 constitute means for disabling in response to disabling signal, Q a single one of the NAND-gates 167 and 169 in S0(
J
V) l s 8 1 o 0009a/RAP iI |urJ GEN 9171 03-A M-5659 each of the protective circuits 161, 163, and 165. The NANDgate 167 or 169 to be disabled in each protective circuit is effectively identified by the additional pair of digital signals on lines 7 and 6.
The control signal patterns during commutation are normally the logical complements of the digital signal patterns on lines 0-5 from port P2. FIG. 4A illustrates currents 190 being caused to flow in motor M in the low speed connection arrangement in a preselected sequence 190.0, 190.1, 190.2, 190.3, 190.4, 190.5 in response to successive patterns of the control signals 52. Terminals Tl, T2, and T3 of motor M are selectively switched to supply conductor 113 of FIG.
3 and to supply conductor 115 depending on the direction of desired current flow indicated by the current arrows in "150 FIG. 4A. For instance, the first current 190.0 in the sequence is to flow inside motor M from terminal TI to terminal T3. Terminal T1 is switched to conductor 113 by A+ high, 0o and terminal T3 is switched to conductor 115 by C- high.
:0 Next, current 190.1 is produced by keeping C- high, returning A+ low to disconnect terminal TI, and bringing B+ high to connect terminal T2 to conductor 113. Next, current 190.2 is produced by keeping B+ high, returning C- low, to disconnect 0 terminal T3, and bringing A- high to connect terminal TI to conductor 115. The sequence is continued to produce cur- T:2 rents 190.3, 190.4, and 190.5 and then repeated beginning with current 190.0 again. It is seen that during commutation at least one of the winding stages is unpowered at any one time while the other winding stages are powered by application of the current in sequence through selective switching.
Table I has columns corresponding to each point or current step in the preselected sequence just described above.
Currents 190.0-190.5 in FIG. 4A correspond to the columns of control signals shown in Table I in order from left to right and indexed from 0 through 5 therein. The control signals ii i 1, I 8 0009a/RAP GEN 9171 S, 03-AMI-5659 result in clockwise rotation of the rotatable assembly of motor M when applied in the preselected sequence of Table I.
Counterclockwise rotation is obtained by applying the control signals in a second preselected sequence shown in Table II which is the reverse of the sequence of Table I. The column entries for the control signals of Table II are seen to be the same when read from right to left as the column entries of Table I read from left to right.
In FIG. 4 the control signals 52 are normally the complement of the digital signals on lines 0-5 of port P2 of the microcomputer 61. Tables I and II summarize the relationship of the digital signals to the control signals in each column. The first eight rows of each Table show the outputs for each digital signal pattern in sequence from each P2 port oa line from 7 down to zero. It is seen that in lines 5 through o. zero there are exactly two lines in any one column which are o" logic zero, or low. For example, in the left-most column in t 0 o the sequence in Table I, these two lines are lines 1 and 0.
OPO
a, By inspection of FIG. 4, lows on lines 1 and 0 are inverted by inverting buffers 175 and 180 and bring control signals A+ and C- high through protective circuits 161 and 165. Table I, left-most column, also shows control signals A+ and Co-I tabulated at this point in the sequence. Comparison of the rest of the columns of Tables I and II with FIG. 4A demon- 17^5 strates the preselected sequences of digital signal patterns correlated with control signal patterns for clockwise and counterclockwise rotation.
The digital signal patterns and control signal patterns are here recognized as signifying directives produced by (30 microcomputer 61 and control signal generator 51 for motor M.
The directives are not only used for commutation in clockwise and counterclockwise directions but for other operations of motor M.
I 22
L
-I mu U: I II
I
liLil--i ill~-- ^-LIT* i i I 03-AM-5659 FIG. 4B illustrates interpretations of some of the digital and control signal patterns by showing corresponding equivalent circuits in the electronic devices 127 and 129 of switching circuits 121, 123, and 125 of FIG. 3.
When microcomputer 61 produces all ones on lines 0 through 7, (11111111 binary which is FF hexadecimal), a control signal pattern consisting of all Lows is generated by control signal generator 51. Commutating circuit 31 has transistors 137 and 145 off in each switching circuit 121, 123, and 125 and motor M is turned off. Only freewheeling diodes, such as diode 197 in electronic device 127 and its counterpart in electronic device 129 of FIG. 3, appear as shown in FIG. 4B in the equivalent circuit.
The motor M is effectively braked when the rotor is spinning, by connecting all of the winding stages together.
In FIG. 4B this is accomplished by bringing and C+ o tn o m high, corresponding to control signals 101010 and digital sign" nals 10010101. The electronic device 127 in FIG. 3 in each of o o 0 switching circuits 121, 123, and 125 becomes conductive and the winding stages of motor M are all tied to the positive supply conductor or rail 113. Mechanical energy in motor M is rapidly dissipated, braking the rotatable assembly 15 of FIG.
s" 2. It is to be noted that a complementary braking pattern o (not shown) brings and C- high when and C+ are low.
As already discussed in connection with Tables I and II, two of the windings in a wye-connected motor are powered at any one time, leaving the third unpowered, by bringing two control signals high in two of the switching circuits 121, 123, and 125 of FIG. 3. In FIG. 4B, for illustration, control signals B+ and A- are brought high, causing current I to flow from voltage V through an upper transistor turned on by control si,: 1 B+ through two winding stages of motor M and to ground through a lowr-r transistor turned on by control signal Different "Commutate" patterns are applied in at least fr 03-AM-5659 one preselected sequence to rotate the rotatable assembly in a predetermined direction.
When the Commutate patterns are applied, at least one of the win.ng stages is unpowered in sequence (see FIG.
4B) while the other winding stages are powered in sequence.
FIG. 5 illustrates the voltage behaviot across an unpowered winding stage from a terminal thereof to neutral N during a commutation period when the other winding stages are powered.
Initially a voltage 191 having a high magnitude occurs because of the collapsing field of the unpowered winding resulting from its having been previously powered in the sequence. Field collapse voltage portion 191 dissipates, S revealing a ramp-shaped back emf 195 induced in the winding by virtue of the rotation of rotatable.assembly 15. Back emf 195 is useful for position sensing of the t tatable assembly Swhile field collapse voltage 191 is not believed to be so useful for position sensing.
The position of the rotor 15 is able to be monitored S" as it is coasting, by allowing "half" of an electronic switch- 2Q
U
ing device to be connected to "half" a winding stage, by turning off one of the two electronic switching devices which would otherwise be both on. Then the proper pair of electronic switching devices is turned on, as dictated by the present rotor position (and not by the position when the power was turned off), and the ECM M continues normal operation.
In FIG. 4B a pattern herein called a "Monitor" pattern is temporarily applied to eliminate the field collapse voltage 191 and reveal the back emf 195 sooner. A single one of the control signals, is kept high while a pre- '3d viously high control signal, A- from the Commutate pattern, is brought low. The current I freewheels through the B+ transistor and diode 197 and the voltage at neutral N rises from about half the supply voltage V to essentially the full supply voltage V. The unpowered winding stage in FIG. 4B has 24 l i i t t. 1 _-42.
i~ i r I i 03-AM-5659 a current flowing therein when the field collapse voltage 191 of FIG. 5 is occurring. When the other winding stages are being powered by the commutating circuit 31 in response to a Commutate pattern of control signals B+ and A- as shown, the unpowered winding stage temporarily has current 198 circulating through the system as shown and transferring energy from its magnetic field to the rest of the system at a moderate rate because the voltage at neutral N is about half of the supply voltage V. When a monitor pattern for a fast rate of energy extraction is applied as shown, for example by turning off control signal A- and thereby removing its transistor from the circuit, the current in the unpowered winding stage, now designated 199, must release its energy into the full voltage of the power supply 12 through diode 197, thereby transferring energy away from the unpowered winding stage at a much faster 60 o rate. In this way, temporary application of a monitor pattern "as shown in FIG. 4B eliminates the field collapse voltage 191 S of FIG. 5 and reveals the back emf 195 sooner.
0os 0 It is also recognized that a monitor pattern for L 2Q^- slow rate of energy extraction exists ,.hen control signal Ais kept on and control signal B+ is turned off,"thereby removing the B+ transistor and keeping the A- transistor. Then current 0" I freewheels through ground (conductor 115) and the voltage of °OQB° neutral N is brought near ground potential (not shown in FIG.
4B), resulting in a relatively slow rate of energy extraction S0 for current 198. Since in some of the contemplated applications of the invention, the control signals such as A- or B+, are pulse width modulated as a result of the disabling signal Q of FIG. 4 or by means of microcomputer 61 directly, the rate S of energy extraction is of interest and can be chosen, for instance, between fast and slow by the proper selection of the monitor patterns for achieving at least some of the objects of the invention.
1
I
f s i 'il
L
0_ Io3w
P
t3.L 03 GEN 9171 03-AM-5659 It is contemplated that the various digital signal patterns and control signal patterns be applied as directives to an electronically commutated motor M in any sequence or order, so as to accomplish at least some of the objects .of the invention.
The voltage behavior (see FIG. 5) across the unpowered winding stage during a commutation period is inverted in polarity compared to the voltage across the winding stage which was unpowered in the next previous commutation period. Accordingly, FIG. 5 shows but one example of voltage behavior across an unpowered winding stage, and it is to be noted that the back emf 195 approaches the zero level from opposite directions in successive commutation periods. In other words, in one commutation period the back emf 195 ramps 0 p po 84 0o pp1 p 1p 8, 0 PalIO P lIP o 0 0 up as shown, and in the next commutation period the back emf 195 ramps down with inverted polarity compared to FIG. In FIG. 3, terminal voltages V a Vb' and V for the winding stage terminals selected by relay 147 are all available. Microcomputer 61 automatically and correctly selects the voltage for the unpowered winding stage by looking up an identification corresponding to the unpowered winding stage in a table relating the point in the sequence of commutation to the identification of the unpowered winding stage.
The relationship, or function, is different for clockwise and 25 counterclockwise rotation.
In a further feature the voltages across the winding stages are simultaneously converted by circuit 71 to digital form thereby to digitize the voltages. As shown in FIG. 6, the digitizing is accomplished with the use of voltage comparators 201, 203, and 205. Comparators 201, 203, and 205 each have noninverting and inverting input terminals for accepting signals to be compared, and when one signal falls below the other at a given comparator, the output of the respective comparator changes state. The noninverting input 26 V44i 3 03-AHr1-5659 terminals of the comparators 201, 203, and 205 are respectively coupled by three voltage dividers having resistors 207,209; 211,213; and 215,217 to the the respective winding stages via the lines 206 bearing terminal voltages V c Vb, and Va* The voltage dividers are equal in their voltage division ratio. The inverting input terminals of the comparators are coupled by direct connection to a network of resistors 219, 221, 223, 225 for synthesizing a neutral N' from the voltages available from the voltage dividers having resistors 207,209; 211,213; and 215,217. The resistor network constitutes means for providing a voltage corresponding to the neutral N of the winding stages in FIG. 3. The output terminals C, B, and A of comparators 201, 203, and 205 are respectively coupled to port P1 input lines 2, 0, and 1 of microcomputer 61 and provided with pullup resistors collectively designated 227. It is noted that the neutral N can be directly brought to the cir- Loa cuit of FIG. 5 without use of the resistor network for synthesizing a neutral and that a variety of circuits for digitizing the voltages can be utilized for achieving at least some of Z "2 the objects of the invention.
Because of the voltage dividers 207,209; 211,213; and 215,217 each comparator 201, 203, and 205 respectively a sees at its noninverting input terminal a voltage proportional 0 to a terminal voltage Va Vb and Vc of a respective o.5 winding stage Sl, S2, and S3. Each comparator at its inverting input terminal sees the voltage VN, which is proportional with the same constant of proportionality to the voltage
V
N of the neutral N. The constant of proportionality is t then effectively disregarded in the comparing process. Each i i V' b3 of the comparators generates a first logic level (one) when the voltage Va VN, Vb VN, or V c VN across a respective winding stage exceeds a predetermined value of zero when the voltage across a respective winding stage is positive) and generates a second logic level when the voltage 27 t 03-AM-5659 across it falls below the predetermined value of zero (i.e.
when the voltage across a respective winding stage is negative).
Where it is desired to provide a voltage offset such as by adjustment of the value of resistor 219 or by other means, it is to be understood that the predetermined voltage value departs from zero.
The voltage digitizing circuit of FIGS. 1 and 5 thus constitutes means for providing a voltage corresponding to a neutral for the winding stages and further includes a plurality of comparators each having an output and first and second input terminals, the first input terminals being respectively coupled to the respective winding stages, the second input terminals being coupled to the neutral voltage means, the out- .'1 5 put terminals being respectively coupled to the inputs of the digital computer (microcomputer 61).
°w The digital form of the voltage across each respective winding stage comprises the logic levels so generated at das Q outputs C, B, and A. FIG. 6A illustrates a digitized voltage at output B corresponding the analog voltage Vb VN of FIG. 5. The digitized voltage in FIG. 6A begins high during the field collapse voltage 191, goes low when the field colo lapse voltage 191 ends, and then goes back high as soon as zero crossing 229 occurs. It is to be understood that in the 25 following commutation period, the voltage behavior shown in FIG. 5 is inverted in polarity, so that the digitized voltage corresponding to FIG. 6A for the unpowered winding in the following commutation period is the logical complement of the pulses shown in FIG. 6A. In either event a transition 230 2U occurs in the digitized voltage of FIG. 6A substantially simultaneous with zero crossing 229 and corresponding to a specific physical position of the rotatable assembly 15 in relation to the poles of motor M. In the preferred embodiment, the zero crossing 229 is used to trigger the beginning 28 I i Il -03-AM-5659 of the next commutation period by causing microcomputer 61 to advance in the sequence of commutation and produce a following pattern of control signals.
Referring again to FIG. 5, microprocessor 61 is provided with a set of switches 231.1-231.9 for providing the Commands indicated in FIG. 1. Switches 231.1-231.9 are provided with pullup resistors collectively designated 233 and are respectively connected to lines 3,4,5,6,7 (in Port P1) and lines DBO, DB1, DB2, and DB3. One or more of switches 231.1-231.9 are incorporated in user-operable mechanisms of any familiar type on laundry apparatus 11 which accomplish laundering of different types of fabrics by washing, rinsing, and spinning the fabrics with different temperatures of water and by executing the various operations of the laundry appaa m5 ratus for different lengths of time. Switches for operations which are relevant to controlling an electronically commutated motor M in laundry apparatus 11 are discussed below.
61 ON/OFF switch 231.5 is used to signal microprocessor 61 to tell it whether the laundry apparatus is to be on or Z 0 off. This switch 231.5 is suitably polled every six commutations, or each revolution of the motor. Reception of a logic 0 at line 7 of port P1 indicates the Off condition. Line 7 is a polled continuously when line 7 is low. When line 7 goes S-o' high, the microcomputer 61 commences operations to run the motor M.
I 'WASH/SPIN switch 231.4 provides a logic level on line 6 of port P1 by which microcomputer 61 determines whether a washing or spinning mode is called for.
CW/CCW rotational direction switch 231.3 provides a logic level on line 5 of port P1 for setting the direction of rotation of motor M in the SPIN mode. Microprocessor 61 utilizes this direction information in determining whether a preselected sequence of digital signal patterns should be produced for clockwise rotation or another preselected sequence 29 -i ii ir 03-AM-5659 should be produced for counterclockwise rotation. In some embodiments the setting of the CW/CCW switch 231.3 is ignored by microcomputer 61 when the WASH/SPIN switch 231.4 is set to
WASH.
5/250 REV switch 231.2 provides a logic level on line 4 of port P1. This switch 231.2 is used when microcomputer 61 counts revolutions of the rotatable means 15 by counting successive patterns of digital signals produced. A revolution counter in microcomputer 61 is set to 5 when the switch 231.2 is set to the position, as for setting the number of revolutions of motor M in a washing mode of a center-post-agitator-type laundry apparatus. When an 8:1 speed reducer is used with motor M, 'a stroke of agitation of less than one revolution results in'the laundry apparatus.
The revolution counter is illustratively set to 250 by switch 231.2 for setting the number of revolutions to be similarly reduced in a washing mode of tumbler-type laundry apparatus.
t 6 b HI/LOW SPEED switch 231.1 is connected to line 3 of, port PI, and is usable, for instance, to indicate when microcomputer 61 is to issue a signal on line DB6 for controlling High-low speed switching circuit 41 of FIG. 1.
Switches 231.6, 231.7, 231.8 and 231.9 are able to 0 be utilized for other control functions as desired by the skilled worker. For instance, if the SPIN mode is selected on 25 switch 231.4, these switches are suitably used to provide
I
t logic levels on lines DBO-DB3 which determine the maximum speed to which the ECM M accelerates. The motor is caused to accelerate or decelerate to the speed selected at a maximum rate preestablished in memory. A value is suitably selected from a table stored in the microcomputer 61 to determine the desired elapsed time between commutations and therefore the 4 maximum speed. Power to the motor is pulse width modulated with adjustable duty cycle to accelerate as fast as possible without exceeding a maximum motor current level to the i S03-AM-5659 selected speed level. Microcomputer 61 can also be programmed to execute dynamic braking to zero motor speed when the lines DBO-DB3 are all low.
In further control functions obtainable with the switches 231.6-231.9, microcomputer 61 interprets any one of 16 possible settings of the four switches as instructions for amplitudes and waveshapes of agitation speed profiles (effective voltage to motor M) or torque profiles (current in motor M) when switch 231.4 is in the WASH position.
In FIG. 6, hexadecimal numbers are set off in quotes and marked inside the rectangle symbolizing microcomputer 61 to identify the lines 0-7 of port 1 when microcomputer 61 selects or "masks" the port to read -the logic level on a given one of the lines. It is noted that each.of the hexadecimal numbers 01,02,04,08,10,20,40,80 in binary notation is all 0° zeros except for a in a bit position corresponding to the 0 S number of its respective line. When the hexadecimal number is ANDed with the logic levels of the lines in an accumulator o*O register (not shown) of microcomputer 61, only the logic 20 level, if a one of the line signified by the hexadecimal 0 0 number remains in the accumulator. When it is desired to mask the port for a multiple number of lines such as lines 0,1, and o 2 to determine whether any of the lines is active, the masking number ALLHI 07 (00000111) is ANDed with the logic levels of e the lines in the accumulator.
Referring again to Tables I and II, each of the digital signal patterns and control signal patterns in the sequence is identified by values of an index in the row marked INDEX. Another index row is designated INDEXR to correlate with the flow diagrams discussed below in connection with FIGS. 9,11,14,16, and 19. The INDEXR row has entries which are distinct to each pattern in the sequence and different for Table I and Table II, so that a given pattern is uniquely identified for clockwise and counterclockwise rotation.
31 03-AM-5659 In Tables I and II, the hexadecimal value for masking port P1 and thereby selecting the digitized voltage across the at least one unpowered winding stage is tabulated in the row "Digitized Voltage Mask." The mask number depends on, and is a function of, INDEX and therefore also depends on and is a function of the digital signal pattern produced by crocomputer 61. The comparator 201, 203, 205 output designation A, B, or C which is selected is also entered for mnemonic purposes in Tables I and II beneath the hexadecimal mask number.
Microcomputer 61 outputs a pattern of digital signals from a column in Table I when clockwise rotation is selected on switch 231.3 of FIG. 6. The next pattern of digital signals is produced by incrementing INDEX after complementary logic levels are sensed on the masked line from the unpowered winding stage. The complementary logic levels which microcomputer 61 seeks depend on the point its operations have reached in the sequence, so the logic levels are tabulated in 000 the row "Test Bit Order" in Table I as a function of INDEX.
o For example, assume that INDEX is zero, and microcomputer 61 S o°2.0 has just produced the digital signal pattern 01111100 causing control signals A+ and C- to go high. Then microcomputer 61 masks port P1 with "01" to obtain only the B output from the comparators corresponding to winding stage S2. As shown in FIG. 6A, microcomputer 61 senses the digitized voltage for that winding stage in repeated operations indicated by arrows 235.1-235.8. (It is to be understood that the arrows do not necessarily correspond in number and spacing to the actual rate of instances of sensing by microcomputer 61 in any particular embodiment.) During the duration of field collapse S0 voltage 191 in FIG. 5, only logic ones are sensed corresponding to arrows 235.1 and 235.2. Since the test bit order in Table I calls for 0,1 the operations continue looking first for the initial zero. At arrow 235.3, the initial zero is found. Now microcomputer 61 looks for the logic level one in 32 4' 7 il i j 03-AM-5659 the 0,1 test bit order. It continues looking but senses 0 at times indicated by arrows 235.4, 235.5, 235.6 and 235.7. Then at the time indicated by arrow 235.8, just when the back emf 195 has had its zero crossing 229 and transition 230 has occurred in the digitized voltage, microcomputer 61 senses a logic level 1 matching the second entry in the test bit order.
The complementary logic levels 0,1 of the selected digitized voltage B have now occurred in the predetermined order.
Microcomputer 61 now advances in the sequence of commutation by incrementing INDEX by 1, produces the digital signal pattern 10111001, masks with mask 02 (comparator output and advances in sequence after complementary logic levels in the order 1,0 for the digitized voltage A have occurred, indicating another zero crossing.
In FIG. 7, a source of 5 volts DC is connected to positive voltage supply pin VCC of microcomputer 61, and supply return pin VDD is connected to ground. A crystal 241 o'.o with associated capacitors 243 and 245 is connected to pins XRL1 and XRL2. The operations of microcomputer 61 are reset 2J0 by a circuit connecting input RESET-bar to reset switch 247 and capacitor 249 to ground, and RESET-bar is also connected to VCC through reverse-biased diode 251. Pin EA of the 8748 chip is connected to ground. The connections described in 0 o.4 this paragraph are conventional and are not described further.
The current interrupt and speed circuit 81 of FIG. 1 I is now described in more detail using FIG. 7. Comparator 261 has its inverting input connected through resistor 263 to voltage V I from shunt resistor RS of FIG. 3. The noninverting input of comparator 261 is connected to a voltage divider 265 consisting of resistors 267 and 269 and variable resistor 271 for setting a current interrupt level. Adjusting variable resistor 271 sets a predetermined level. Comparator 261 with its pullup resistor 262 compares the current flowing in the powered winding stages of motor M with the predetermined level fed to the noninverting input of comparator 261.
33 I. 1, si i *I '03-AM-5659 Upon the predetermined level being exceeded by voltage VI, the output of comparator 261 goes low at the PRESET input of a 74LS74 flipflop, or latch, 273, so that output Q of flipflop 273 goes high and output Q-bar (complement of Q) goes low.
Output Q-bar going low interrupts microcomputer 61 at lowactive interrupt pin INT-bar. Output Q going high causes the control signal generator 51 of FIG. 4 to generate a pattern of control signals to reduce the current in the winding stages by changing the Commutate pattern to a Monitor pattern (see FIG.
4B).
Current interrupt and speed circuit 81, microcomputer 61, and control signal generator 51 together constitute means for producing the successive patterns of the control signals in at least one preselected.sequence to switch on only 0o1-5 one electronic device in each of at: least two of the sets of the electronic devices at once and cause a current to flow in the winding stages to rotate the rotatable means, and for subo0 sequently producing a pattern of the control signals to switch a 9 o o0 off one of the electronic switching devices which was previously switched on so that the commutating circuit 31 leaves all of the winding stages temporarily unpowered and also provides a current path for the previously-powered winding 00 o stages. Current interrupt and speed circuit 81 together with microcomputer 61 constitute means for producing the successive patterns of the digital signals in at least one preselected sequence to switch on only one electronic device in each of at least two of the sets of the electronic devices at once and cause a current to flow in the winding stages to rotate the rotatable means, and for subsequently producing a pattern of the digital signals to switch off one of the electronic switching devices which was previously switched on, the identity of the one device switched off depending on the last pattern produced in the sequence as a result of the Rail Disable information in the first two rows of Tables I and II), 34 03-AM-5659 so that the commutating means leaves all of the winding stages temporarily unpowered and also provides a current path for the previously-powered winding stages.
Control signal generator 51 constitutes means responsive to successive patterns of digital signals for generating the successive patterns of the control signals for the commutating means, the generating means including first and second logic gate means 167 and 169) feeding the sets of electronic devices in the commutating means and having inputs driven by respective pairs of digital signals inverting buffers 175,176; 177,178; and 179,180) in the digital signal patterns, means for disabling the first and second logic gate means when any of the pairs of digital signals has identical logic levels in the pair exclusive-OR gate 183), and means for disabling NAND gates 185 and 187) in response to a disabling signal Q) a single one of the first and I second logic gate means identified by an additional pair of o digital signals in the digital signal patterns on port a 00 o P2 lines 7 and Microcomputer 61 constitutes means for 020o producing the successive patterns of the digital signals in at least one preselected sequence to switch on only one electronic device in each of at least two of the sets of the eleca- 0 tronic devices at once and cause a current to flow in the winding stages to rotate the rotatable means, and for produco 25 ing the additional pair of digital signals to have logic levels depending on each pattern in the sequence top and bottom disable signals in first two rows of Tables I and II).
Current interrupt and speed circuit 81 constitutes means for providing the disabling signal Q) in response to an occurrence of a predetermined condition excessive current) thereby to switch off one of the electronic devices which was previously switched on.
FIG. 7 illustrates an embodiment adapted for supplying the disabling signal Q by a hardwired circuit comprised in u .L L)J w GEN 9171 03-AM-5659 current interrupt and speed circuit 81 which is outboard of microcomputer 61. It is to be understood that Monitor patterns as in FIG. 4B are in alternative embodiments produced by performing operations inside microcomputer 61. In order to accomplish such operations in microcomputer 61, monitor patterns which vary as a function of INDEX are stored in the memory. These monitor patterns are output on lines 62 whenever desired, and they are tabulated for clockwise and counterclockwise rotation respectively in Tables V and VI.
In Fig. 7A, logically complementary waveforms for the Q and Q-bar outputs of flipflop 273 show Q low until the PRESET input of flipflop or latch 273 receives the aforementioned output from comparator 261 or becomes otherwise preset.
After a predetermined period of time Tl of nominally 100 microseconds, microcomputer 61 completes an interrupt routine and sends a pulse on line DB7 to input CLh to clear flipflop S 273, causing the Q output to go low again, and Q-bar to go S0 a high. If and when the motor current rises above the predeter- S mined level again, comparator 261 again presets flipflop 273, Q c 40 protecting motor M from overcurrents. Flipflop 273 has its data input and clock (CLK) inputs grounded. The output of comparator 261 is also connected to the TO testable input of o" microcomputer 61 for advantageous flexibility of operations.
*o In addition to protecting motor M, circuit 81 also provides a means for producing pulses at an adjustable rate, as if the predetermined level were exceeded, when the current is actually less than the predetermined level, so that the speed of the motor in the laundry apparatus 11 is adjustable.
With output Q of flipflop 273 low, inverter 275 produces an output High, charging capacitor 277 through resistor 279. The time constant of capacitor 277 with resistor 279 is on the order of one millisecond, for example. The voltage across capacitor 277 is applied through a voltage divider consisting of resistors 281 and 283 to the inverting input of a comparator 285. Comparator 285 has a positive feedback resistor 36 i j: 3 6 03-AM-5659 287 for hysteresis. The noninverting input of comparator 285 is fed with the adjustable speed-related output of a voltage divider consisting of resistor 289 and potentiometer 291 through resistor 293. As capacitor 277 charges, it reaches a voltage greater than that set by potentiometer 291, causing the output of comparator 285 to go low. The low output of comparator 285 is fed to the preset input of flipflop 273, causing output Q to go high and Q-bar to go low, interrupting microcomputer 61. During time TI, the High from output Q is inverted by inverter 275 so that the output of inverter 275 goes low and at least partially discharges capacitor 277. Microcomputer 61 clears flipflop 273 after time Tl, causing output Q to go low. Inverter 275 in turn goes high, progressively charging capacitor 277. Then comparator 285 in circuit portion 295 of current interrupt and speed circuit 81 causes flipflop 273 to produce a disabling signal Q high and OQD interrupt microcomputer 61 again when a second time interval T2 has elapsed. Setting potentiometer 291 to a higher voltage o"o position increases the time interval T2. Increasing time p a O 0 interval T2 increases the speed of the motor because the speed of the motor increases with increasing duty cycle, and the duty cycle is the ratio T2/(T2 Tl). It is noted that in the o I 1 embodiment of FIG. 7, Ti is set inside the microcomputer 61, o't and T2 is set outside by circuit 295. In other embodiments Tl is set outside microcomputer 61 and T2 is set inside the Smicrocomputer 61. In still other embodiments both T1 and T2 are set inside microcomputer 61. In yet other embodiments both T1 and T2 are set outside microcomputer 61.
r)l:.
i
D
'ai s
I.'
1 'a TABLE I DATA FOR CLOCKWISE ROTATION Rail ,Disable Sequence of I P2 Line ~atterns D 7 1 G 6 1
T
A Top Btm '4 a a a a '4 4, a a D 49 a a g a a a '4 a 6 '4 a
I
4.
'4 444
INDEX:
INDEXR:
t4~
CONTROL
SIGNALS:
DIGITI ZED
VOLTAGE
MASK:
TEST BIT..
ORDER:
A+
C-
01
(B)
C-
02
(A)
2 2
A-
04
(C)
3 3
A-
01
(B)
B-
04
(C)
0,1 1,0 0,1 1,0 0,1 34 P2 U Line
D
I
G
I
T
A
L
0 4 4 0G
N
A
L
0 0 7 6 4 3 2 1 0 TABLE I1I DATA FOR COUNTERCLOCKWISE ROTATION Rail Disable Sequence of Patterns Top 0 1 0 1 0 1 Btm 1 0 1 0 1 0 -o 1- 1- 1 0 1 111 1 1 0 0 1 1 1110 0 1 1111 0 0 o0 1 1 1 0 o 1 2 3 4 12 13 14 15 16 1 AC+ C+ BI BI A B- B- A- A- C- C 0 4 it e
INEX
INDEX:
CONTROL
SIGNALS:
DIGITIZED
VOLTAGE
MASK:
TEST BIT
ORDER:
02
(A)
01 04
(C)
02
(A)
01
(B)
0,1 1,0 0,1 1,D 0,1 03-AM1-5659 TABLE III CLOCKWISE ROTOR POSITION SENSING Digitized.Back EMFs 0 0 1 110 1110 0 0 10 0 0 1 1 P1 0 B 1 A 2 C 0O 00 0 o *0 0 0009 P a 0 00 o 9 0 0 00 0 00 0 0 0 000 0 0 00 o a 0 0 0 04'd 0 0 9 00 0 o 00 0 0 0 0 00 i I0~ 6 C
HEX:
R3: OFFSET R3:
INDEX:
INDEXR:
DIGITIZED
VOLTAGE
MASK:
6 2 3 1 5 -4 1 -2 4 -1 -8 5 -6 8 -5 10 5 4 3 10 5 4 3 ALLHI=07. Mask for A, B, C at same time.
4 2 6 2 2
I
Blbjw P1 0 B 1 A 2 C GEN 9171 03-AM--5659 TABLE IV COUNTERCLOCKWISE ROTOR POSITION SENSING Digitized Back EMFs 1 0 0 0 0 04 00 0 0 04 0000*0 0 0 0 04 04 0 O 00 0 00 00 9 000 0 00 00 00 0 0 0 0004 00 00 0 0 04 0 00 0 00 O 0
HEX:
R3:
INDEX:
INDEXR:
DIGITIZED
VOLTAGE
MASK:
3 2 -1 4 10 -2 1 5 4 5 1 -4 2 3 2 13 12 17 16 15 14 ALLHI= 07. Mask for A, B, C at same time.
03-AM-5659 P2 Line 7 6 TABLE V MONITOR PATTERNS FOR CLOCKWISE ROTATION Rail Disable Sequence of Patterns Top 0 1 0 1 Btm 1 0 1- 0 1 1
OS
I3 o a
G
a N 2
L
9 90 cat f 0NEX 00 INDEX:
CONTROL
SIGNALS:
0 1 1 1 1- -1 C- B+ A- C+ B- 0 3- AN% -56 59 P 2 Line 7 6 4 3 TABLE VI MONITOR PATTERNS FOR COUNTERCLOCKWISE ROTATION Rail Disable Sequence of Patterns Top 0 1 0 1 0 Btm 1 0 1 0 1 1 0 0 00 00 0 00 040000 0 0 O 00 00 0 4 00 000 0 00 00 0 0 0440 00 04 0 0 0 .0 t 1 -0 1 1- 1 1 0 1 1 1 0 1 1 1 1 1
INDEX:
INDEXR:
CONTROL
SIGNALS:
A+ B- C+ A- B+ C-
I
03-AM-5659 The flow diagrams of FIGS. 8-17 and 19 describe processes, methods, and operations contemplated in some of the embodiments of the invention, regardless of any particular manner of implementation using hardware or software. A listing of an illustrative assembly language program for the Intel 8748 microcomputer as microcomputer 61 is included in the present application as Appendix I. A table correlating the listing of Appendix I with the flow diagrams is included as Appendix II. It is to be understood that the assembly language program is used in microcomputer 61 to make it perform many of the same processes, methods and operations shown in the flow diagrams while differing in order of listing and in some details from the flow diagrams .of FIGS. 8-17 and 19.
Thus Appendix I further illustrates and discloses some of the variety of implementations possible in the practice of the inventicn according to the principles thereof.
In FIG. 8, operations commence at START 301 and at S.0 step 305 equates are made to set up in memory some or all of o the information contained in Tables I through VI of the present specification. More specifically, the information includes the patterns of digital signals for clockwise and counterclockwise rotation, which are designated "Control t Driver Pattern For Clockwise Direction" and "Control Pattern For Running Counter Clockwise Direction" in Appendix I. In addition, the information includes identified inputs to the microcomputer 61 in the rows designated "Digitized Voltage Mask" in Tables I and II and the lines designated "Test Pattern For CW/CCW" in Appendix I. Control equates are also made in Appendix I for masking the input lines to port P1 from the switches for On/Off, Wash/Spin, CW/CCW, 5/250 REV, and Hi/Low Speed, for clearing flipflop 273 of FIG. 7, setting certain time values, and for other purposes.
At step 307 and step 309 outputs are turned off and other housekeeping functions are accomplished. These include producing a digital signal pattern "OFF" consisting of all 44 I I 03-AM-5659 ones from output port P2 on lines 62 of FIG. 4 so that all zeros are generated by control signal generator 51 for turning off the motor M. Flipflop 273 is cleared, High/Low Speed circuit 41 of FIG. 1 is set to Low, and initializing of the microcomputer 61 is performed.
A point 311 in the operations is designated STRTST.
STRTST is located at the beginning of operations which determine whether the laundry apparatus is still on and whether the wash or spin mode is to be changed. At step 313 the state of On/Off switch 231.5 is read at port PI, line 7, and at step 315 operations branch back to STRTST until switch 231.5 is turned from the Off position to the On position. When switch 231.5 is on, point 316 designated RUN is reached. Then at S step 317 the CW/CCW switch 231.3 is read at port PI, line and the setting as clockwise or counterclockwise is stored.
At step 319 the Wash/Spin switch 231.4 is read at port PI, line 6, and the mode commanded by it is stored. At step 321, 0o the mode stored is tested, and if it is "Wash", operations proceed to point 323 and FIG. 9, otherwise to "Spin" point 325 and FIG. 14.
In FIG. 9, the wash mode is executed beginning at point 323. A predetermined point in the preselected sequence Sfor clockwise rotation (left-most column of Table I) is selected by setting INDEX and INDEXR to zero at step 351.
Flipflop 273 is cleared and current and timer interrupts are enabled at step 353. Steps 355, 357, and 359 check INDEXR to assure that it does not have a value clearly indicating some error in the system. If INDEXR is negative or greater than 23, an OFF digital signal pattern (all ones) is produced at step 359, and operations loop back to step 351.
Next at step 363 a digital signal pattern is obtained from memory and stored in the accumulator. For example, the first digital signal pattern so obtained is 01111100 from the leftmost column of Table I. Next at step 365, the digital signal pattern is produced from the
I
i .I '03-AM-5659 accumulator as an output on lines 62 for control signal generator 51 (termed "driver logic" on the flow diagram). In step 367 a test pattern, which is 0,1 or 1,0 is obtained from memory for use in testing the digitized voltage as explained in connection with FIG. 6A. The test pattern to be used is tabulated in Tables I and II in the same column as the digital signal pattern which has just been produced. Equivalently, and as discussed in connection with FIGS. 10 and 15, the test bit order is directly implemented in the coding as a function of whether INDEX is even or odd, and step 367 is omitted. At step 369 a register for a flag FLG1 is set to zero, indicating that the low speed connection arrangement for the winding stages is intended. At step 371 and as more fully discussed in connection with FIG. 10, the digitized voltage of FIG. 6A 0,5 is tested, and as soon as complementary bits, or logic levels, in the proper test bit order have been sensed, operations pro- S 0 ceed to advance in sequence to commutate the winding stages.
o 6 If complementary bits are not sensed in the predetermined proper test bit order in a predetermined time period, operations proceed to advance in the sequence anyway and force-commutate the motor.
At step 372 the rail disable signals on lines 7 and 6 of port P2 of microcomputer 61 are reversed. "Rail" as used herein means either one of supply conductors 113 and 115. In this way control signal generator 51 is prepared by microcomputer 61 for any pulse width modulation (PWM) which may occur by output Q going high as soon as the back emf routine 371 is complete. As such, microcomputer 61 constitutes means for also selecting the digitized voltage across the at least one unpowered winding stage when digital signal patterns are produced in sequence and changing the logic levels of the additional pair of digital signals on lines 7 and 6 of port P2) as soon as at least one predetermined logic level of the test bits) of the selected digitized voltage has occurred.
46 J1 1 .j GEN 9171 03-AM-5659 At steps 373 and 375, INDEXR and INDEX are respectively incremented, moving one column to the right, in effect, in Table I or II. If INDEX has not reached the number 6 at step 377, operations loop back to a point 379 designated MAIN1 and continue with the sequence of steps 355-377, commutating the motor until INDEX reaches 6. When INDEX reaches 6, a branch is made from step 377 to step 381. The value INDEX is essentially treated modulo 6, so that operations cycle through Tables I and II, to commutate the motor as long as desired.
INDEX is reset to zero at step 381. At step 383, INDEXR is decreased by 6. The latter operation recognizes that when counterclockwise rotation is being executed in Table II, INDEXR reaches the number 18 when INDEX is 6, so that INDEXR must be cycled back to a permitted number 12 in Table II by i.'l subtfaction by 6.
At step 385 the On/Off switch 231.5 of FIG. 6 is tested. If the switch has been turned off, a branch is made 9 from step 387 to step 389 whence the pattern OFF (all ones on lines 62' is output to shut the motor off, and operations return to STRTST point 311 in FIG. 8 to poll the switch until it is turned on. Assuming On/Off switch is on when step 387 was first reached, operations proceed to step 391 to decrement oa a revolution counter which has been originally loaded in step 309 of FIG. 8 with a number 5 (center-post agitator laundry apparatus) or a number 250 (tumbler-type laundry apparatus).
In this way microcomputer 61 counts revolutions of rotatable means 15 in step 391 by counting at steps 375, 377, and 381 the successive patterns of digital signals produced. When the revolution counter has been decremented at step 391, a test of its contents at step 393 for the number zero is made to determine whether all of the revolutions in a stroke of agitation have been completed by motor M. If not, operations loop to MAIN1 and continue with step 355 and the subsequent steps to continue commutating motor M in the same direction of rotation. If the revolution counter has reached zero, a branch is
.A
03-AM-5659 yt
I
made from step 393 to step 395 where the counter is reloaded with the number 5 or 250, depending on the setting of switch 231.2 of FIG. 6. In step 397, operations are performed to prepare for commutation in the opposite direction, as discussed more fully in connection with FIG. 11.
In FIG. 10, low speed back emf routine 371 commences with BEGIN 401. A two-millisecond interrupt timer is started running at step 403. At step 405, the value of INDEX representing the point in the sequence in the Table I or II is checked for being even or odd. If it is even (INDEX 0,2,4) the test bit order is 0,1. The digitized voltage of FIG. 6A is tested at step 407 and the testing is repeated by branching back from step 409 until the first test bit of 0 is found, whence the two-millisecond interrupt timer is cleared at step 411 and step 417 is reached. It is noted that the repeated execution of steps 407 and 409 until the zero is found corresponds to arrows 235.1-235.3 in FIG. 6A. If INDEX is odd the test bit order utilized is 1,0. The digitized a O, voltage (which is inverted in polarity from that of FIG. 6A) 20 is tested at step 413 and the testing is repeated by branching back from step 415 until the first test bit of 1, this time, is found, whence the two-millisecond interrupt timer is cleared at step 411 and step 417 is reached. If the repeated testing at either step 407 or 413, as the case may be, con- '25 tinues for 2 milliseconds without avail, a timer interrupt occurs and operations proceed to step 417.
An 18-millisecond interrupt timer is started running at step 417. At step 419, the value of INDEX representing the point in the sequence in the Table I or II is checked for being even or odd. If it is even (INDEX 0,2,4) the test bit order is 0,1 as already stated. The digitized voltage of FIG.
6A is tested at step 421 and the testing is repeated by branching back from step 423 until the second test bit of 1 (in 0,1) is found, whence the 18-millisecond interrupt timer 't i 1 I 48 1 i I L r_ i- i i: 1 11.1 ii i- -r i i's cleared at step 425 and RETURN 427 is reached. It is noted that the repeated execution of steps 421 and 423 until the one is found corresponds to arrows 235.4-235.8 in FIG. 6A. If INDEX is odd the test bit order utilized is 1,0 as already stated. The digitized voltage (which is inverted in "polarity from that of FIG. 6A) is tested at step 429 and the testing is repeated by branching back from step 431 until the second test bit of 0 (zero), this time, is found, whence the 18-millisecond interrupt timer is cleared at step 425 and cleared at step 425 and RETURN 427 is reached. If the repeated testing at either step th421 or 429, as the case may be, continues for a full 18 milliiseconds without correspondsavail, a timer interrupt occurs and operations proceed to RETURhat of FIG. 6A) is tested at step 429 and the7.
testing FIG. 11repeated shows the reversing routine 397 of FIG. 9 inthe greater detail. Operations commence therein at BEGIN 451.the 18-mINDEX is initialized to zero at step 453. The direction vand DIRECT is tested at step 455. If DIRECT is 0, for clock 421wise (CW) rotation, step 457 changes it to 1, for counterclockwise (CCW) rotation, and INDEXR is increased by 12 at r 2'0 step 459 in order to enter the range of INDEX at BEG in Table II.
If DIRECT is 1 for CCW rotation in step 455, step 461 changes o -4 it to 0, for CW rotation, and INDEXR is decreased by 12 at 0 a l step 463 in order to enter the range of INDEXR in Table I.
Steps 455-463 in effect are operations by which microcomputer 4 J2 5 61 changes INDEXR and the direction variable DIRECT which are subsequently used in producing successive patterns of digital signals for achieving the desired direction of rotation of motor M.
Before the motor M is commutated in the opposite J 0 direction from that in which it was turning previously, it is caused to stop rotating by operations which commence at MTROFF point 465, and proceed to produce an OFF pattern (all ones on lines 62) at step 467. The motor M, having its power removed, coasts to a stop. However, microcomputer 61 needs to know when the motor has actually stopped. This information is j 49 .jI i I 1
I
03-AM-5659 obtained by first loading a counter at step 469 with a predetermined number indicative of a predetermined time period during which there should be no back emf observed when and if the motor has actually stopped. Next at step 471 one or more of the port P1 inputs 0, 1, and 2 is sensed for its digitized voltage. As long as the rotor is coasting, the digitized voltage from each of the winding stages is a succession of highs and lows. If a zero, or low, is sensed, the rotor may still be coasting or it may have stopped, but if a one, or high, is sensed, the rotor must still be coasting. Accordingly, a branch is made from step 473 if a high bit, or logic level of one, is sensed and the counter is reloaded with the predetermined number at step 469 since the rotor must still be coasting. On the other hand, operations proceed from step 473 to step 474 if a low bit, or logic level of zero, is sensed, and the counter is decremented. Since the rotor may still be coasting, however, a branch is made from step 477 back to testing step 471 unless the counter has been decremented to zero. In this way if the rotor is still coasting, a one (1) .20 bit indicating existence of back emf is sensed sooner or later at step 471 and the counter can be reloaded at step 469 as a result of the branch from step 473. Eventually the rotor stops and a sufficient time period elapses without back emf to assure microcomputer 61 that the rotor has stopped. The counter is decremented to zero and operations proceed from step 477 to RETURN 479.
In having the capability to perform the reversing routine of FIG. 11, microcomputer 61 and control signal generator 51 together constitute means for causing the rotatable 3. o'.0 means to reverse in its,direction of rotation by producing a pattern of the control signals for causing the commutating means to remove power from all of the winding stages, for sensing the digitized voltages while the power is so removed, and for producing successive patterns of the control signals in a second preselected sequence to rotate the rotatable means ,li ii i;' 5; n i: 03-AM-5659 in the reverse direction only after a predetermined time period has elapsed subsequent to the last occurrence of a predetermined logic level in any of the digitized voltages.
FIG. 11A shows a series of operations of microcomputer 61 for braking motor M to stop the rotation more quickly than occurs when motor M is permitted to coast to a stop as in FIG. 11. The operations of FIG. lIA are performed in substitution for the steps 467,469,471,473,475,477 and 479 of FIG.
11 in a reversing routine and performed at any point in the operations of microcomputer 61 where braking is deemed desirable by the skilled worker. Braking operations commence with BEGIN 481 and proceed to produce an OFF pattern 483 (all ones on lines 62) for leaving all of the winding stages of motor M unpowered. Microcomputer 61 waits for a delay period of illustratively 3 milliseconds at step 485 before proceeding to 0 step 487. At step 487 a braking pattern of the digital sig- 0 00 nals is produced as shown at FIG. 4B in connection with the oo 0entry "BRAKE." The braking pattern causes commutating circuit 9 00 S31 to connect together all of the terminals of the winding ~0 stages selected by High-low speed circuit 41. The mechanical energy stored in the rotor is rapidly dissipated electrically because the winding stages are in effect shorted together. At step 489 another delay period, ths time for 12.5 milliseconds, is executed by microcomputer 61. Another OFF pattern is produced at step 491, followed by another 3 millisecond delay by the microcomputer 61 at step 493, and braking operations are completed at RETURN 495.
In having the capability to perform the steps described in connection with FIG. 11A, microcomputer 61 and 3 control signal generator 51, as pattern producing and digitized voltage sensing means, constitute means for also producing a pattern of the control signals which causes the commutating circuit 31 to switch all of the winding stages to one of the supply conductors 113 or 115, thereby braking the motor
M.
51
I
S03-AM-5659 An interrupt low at the INT-bar pin of microcomputer 61 can occur at any time during the washing mode or spin mode operations of laundry apparatus 11. FIG. 12 illustrates a sequence of operations which occurs upon interrupt. Interrupt operations commence at BEGIN 501. Optional step 507 is described later in connection with FIG. 13. The high-low speed flag FLGI is checked at step 513. If the flag is a zero (low speed winding selection), an internal timer (not shown) in microcomputer 61 is loaded with a number corresponding to the predetermined time period Tl (FIG. 7A) of 100 microseconds in step 515, and if the flag is a one (high speed winding selection), the timer is loaded for a predetermined time period Tl of 50 microseconds at step 517 to take account of the higher motor speeds. Next at steps 519 and 521 the timer is decremented until it reaches zero thereby to execute a a delay for the time period Tl and indicating that time period T1 has elapsed. An optional step 523 is discussed below in t connection with FIG. 13. At step 525 microcomputer 61 transmits a pulse on the line DB7 of FIG. 7 to clear the latch or flipflop 273 whence interrupt operations are completed at RETURN 527.
In FIG. 7A the duty cycle of pulse width modulation oo (PWM) for motor M is controlled by causing the Q and Q-bar o' outputs of latch 273 to change state between time periods Tl and T2 as shown. FIG. 7 reflects a hardware approach for set- 4' 4 A ting T2 by means of circuit portion 295, and the microcomputer 61 sets TI in the interrupt routine of FIG. 12.
In FIG. 13 a software approach is suggested for controlling the time period T2 when the motor M is powered. The S I 20 circuit portion 295 of FIG. 7 is deleted in a now-described alternative embodiment. An otherwise unused output line such as DB5 (not shown) is connected to the PRESET input of latch 273. Variable duty cycle instructions corresponding to the operations called for in FIG. 13 are inserted between steps 315 and 317 of FIG. 8 at the point designated RUN. At step 52, "r: p 03-AM-5659 531 input information corresponding to the desired duty cycle is read in to microcomputer 16 as from switches 231.6, 231.7, 231.8, and 231.9 at pins DBO-DB3 ci FIG. 6. This duty cycle information is a 4 bit binary code when pins DBO-DB3 are used for input, so that 16 values of duty cycle D1 are selectable.
Given a predetermined time period Tl value, there corresponds a particular value of T2 which solves the duty cycle equation Dl T2/(T2 Tl) The duty cycle equation is solved for time period T2 for time-on with result: T2 T1(D1/(1-D1)) (2) e o9 0 Values of T2 are stored in a table in memory corresponding to o the values of desired duty cycle Dl which can be read in in ,5 step 531. When one of the values D1 is read in, the corre- Sa, sponding value of T2, or time-on, is fetched from the table in 000 0 9 o step 533. At step 535 the interrupt process is enabled so that microcomputer 61 can be interrupted by excessive current sensed by comparator 261 of FIG. 7. Then at step 537 a timer is loaded with a number corresponding to the time-on T2 and set running. The timer (not shown) is an internal timer in microcomputer 61 which is for present purposes called a duty interrupt timer. Microcomputer 61 executes the operations of FIG. 8 and of the washing and spin modes selected, but is interrupted when the duty interrupt timer times out at the end of time period T2, beginning the interrupt routine of FIG. 12.
The FIG. 12 interrupt routine now is described with the optional steps 507 and 523 included. At step 507 interrupt pin INT-bar is masked to avoid interaction with latch 273, and latch 273 of FIG. 7 is set by transmitting a zero or Low from microcomputer 61 to its PRESET input. The Q output 53 1 :Ij 03-AM-5659 If of latch 273 goes high, leaving motor M unpowered through control signal generator 51 and commutating circuit 31. The interrupt operations proceed in steps 513-521 so that predetermined time period T1 elapses. At step 523, the duty interrupt timer in microcomputer 61 is reloaded with a value corresponding to time period T2 and set running again. Latch 273 is cleared at step 525, bringing its Q output low and powering the motor M again. Also at step 525 interrupt pin INT-bar is enabled so that any overcurrent interrupt caused by comparator 261 can be sensed.
The spin mode of laundr'r ap aratus 11 has operations shown in FIG. 14 which commence at point 325. Microcomputer 61 clears latch 273 and enables interrupts in step 551. The value of INDEX is set to zero for purposes of Tables I and II in step 553. The direction in which the motor M is to turn during the spin mode is determined from the setting of switch 231.3 (CW/CCW in FIG. 6) in step 555. If switch 231.3 is set o"o" to CW, operations proceed from step 557 to step 559 and the Sa", preselected sequence defined in Table I is selected by setting i INDEXR to zero in step 559. If switch 231.3 is set to CCW, S operations proceed from step 557 to step 561 and the preselected sequence defined in Table II is selected by setting INDEXR to 12 in step 561. Operations of microcomputer 61 reach point o 563 designated MAIN2 when either step 561 or step 559 has been completed.
c ~Steps 565, 567, and 569 check INDEXR to assure that it does not have a value clearly indicating some error in the system. If INDEXR is negative or greater than 23, an OFF digital signal pattern (all ones) is produced at step 569, and operations loop back to step 553.
When operations reach step 571, the high-low speed winding flag FLG1 is tested to determine which selection is being made by high-low speed circuit 41. Assume that the 54
I
i 1 i-i i bLD3 W GEN 9171 03-AM-5659 selection is initially low and the spin mode is just beginning. FLG1 is zero, indicating low speed winding, and operations pass through point D to step 573 where HI/LOW Speed switch 231.1 is tested. In the present embodiment, switch 231.1 can be initially set in the LOW speed position and the motor M is brought up to a steady speed. Then switch 231.1 is changed to the HI speed position for commanding microcomputer 61 to cause relaying by High-low speed switching circuit 41 and causing motor M is accelerate to a higher speed. The operations of microcomputer 61 in responding to switch 231.1 are described in greater detail next.
When switch 231.1 is set to LOW, indicating that the motor M is to be in the low speed connection arrangement for the time being, a branch is made at step 575 to step 577. At -15 step 577 a digital signal pattern is obtained from memory and stored in the accumulator. For example, the first digital o signal pattern so obtained is 01111100 from the leftmost colo umn of Table I when CW/CCW switch 231.3 is in the CW position.
o, Next at step 579, the digital signal pattern is produced from o 20 the accumulator as an output on lines 62 (termed "output run patrn" on the flow diagram) for control signal generator 51.
In step 581 a test pattern, which is 0,1 or 1,0 is obtained o o from memory for use in testing the digitized voltage as explained in connection with FIG. 6A. The test pattern to be used is tabulated in Tables I and II in the same column as the digital signal pattern which has just been produced. Equivalently, and as discussed in connection with FIGS. 10 and the test bit order is directly implemented in the coding as a function of whether INDEX is even or odd, and step 581 is omitted. At step 583, depending on whether FLGI is set for Low or High speed, a branch is made through point F to low speed back emf routine 371 or through point E to high speed back emf routine 585. In each of back emf routines 371 and 585 and as more fully discussed in connection with FIGS.
03-AM-5659 and 15, the digitized voltage of FIG. 6A is tested for complementary bits, or logic levels, in the proper test bit order whence point G is reached.
When motor M is running at low speed, flag FLG1 has been set to zero. Assume that it is desired to accelerate motor M to a higher speed so that switch 231.1 is physically changed to HI. (It is also contemplated that the change from low to high can be alternatively accomplished in software.) FLG1 is still set to zero and in FIG. 14 operations pass through point D to step 573. Now when switch 231.1 is tested at step 573, a branch is made from step 575 to step 587 where flag FLG1 is set to one for High Winding Tap. Then a relaying routine at step 588 is executed for actually relaying from the low speed to the high speed winding connections to motor M and V 615 for determining the proper point in the sequence for resuming oao o commutation when the relaying is completed. Relaying routine 9 588 is described in greater detail in connection with FIG.
17. When operations at steps 573, 575, 587, and 588 have been e O completed, motor M is commutated and accelerated, and steps S2) 573, 575, 587, and 588 are bypassed by a NO branch from step 571 to step 577 subsequently during high speed rotation.
Steps 577, 579, and 581 are performed. At step 583 flag FLG1 is now set for High speed and operations pass through point E to high speed back emf routine 585.
In FIG. 15 high speed back emf routine 585 is similar to low speed back emf routine 371 of FIG. 10 except in being adapted for the shorter time intervals encountered at higher rotor speeds. Operations commence at BEGIN 589 and a one-millisecond interrupt timer is started at step 590. Step 591 unifies the operations performed in steps 405 and 419 of FIG. 10. At step 591, the value of INDEX representing the point in the sequence in the Table I or II is checked for being even or odd. If it is even (INDEX 0,2,4) the test bit order is 0,1. The digitized voltage of FIG. 6A is tested at step 593 and the testing is repeated by branching back from
I
03-AM-5659 step 595 until the first test bit of 0 is found. The digitized voltage of FIG. 6A is again tested at step 597 and the testing is repeated by branching back from step 599 until the second test bit of 1 is found. Then the one-millisecond interrupt timer is cleared at step 601 and RETURN 603 is reached. It is noted that the repeated execution of steps 593 and 595 until the zero is found corresponds to arrow.
235.1-235.3 in FIG. 6A, and repeated execution of steps 597 and 599 until the one is found corresponds to arrows 235.4-235.8. If INDEX is odd the test bit order utilized is 1,0. The digitized voltage (which is inverted in polarity from that of FIG. 6A) is tested at step 605 and the testing is repeated by branching back from step 607 until the first test bit of 1, this time, is found.: Then the digitized Ai voltage is tested at step 609 and the testing is repeated by 0 branching back from step 611 until the second test bit of 0, a, ,this time, is found, whence the one-millisecond interrupt timer is cleared at step 601 and RETURN 603 is reached. If the repeated testing at steps 593-599 or 605-611, as the case 2, may be, continues for a full one millisecond without avail, a timer interrupt occurs and operations proceed to RETURN 603.
FIG. 16 shows more operations of microcomputer 61 in the spin mode continuing from point G from FIG. 14. The oper- I. t, ations advance in sequence of commutation beginning at step 621. At steps 621 and 623, INDEXR and INDEX are respectively incremented, moving one column to the right, in effect, in Table I or II. If INDEX has not reached the number 6, operations branch from step 625 to the point 563 designated MAIN2 in FIG. 14 and continue with the sequence of steps from MAIN2 30 to point G, commutating the motor until INDEX reaches 6. When INDEX reaches 6, a branch is made from step 625 to step 627.
The value INDEX is essentially treated modulo 6, so that operations cycle through Table I or II, depending on rotation direction, to commutate motor M as long as desired in the spin 57 oD3w GEN 9171 S. 03-AM-5659 mode. INDEX is reset to zero at step 627. At step 629, INDEXR is decreased by 6. The latter operation recognizes that when rotation is being executed in either Table I or II, INDEXR reaches the number 6 or 18 when INDEX is 6, so that INDEXR must be cycled back to a permitted number 0 or 12 in Table I or II by subtraction by 6.
At step 631 the On/Off switch 231.5 of FIG. 6 is tested. If the switch is still set to operations pass from step 633 back to FIG. 14 point MAIN2 so that commutation continues. If the switch has been turned off, a branch is made from step 633 to step 635 whence the pattern OFF (all ones on lines 62) is output to shut the motor off. At step 637 a loop or counting operation is provided so that microcomputer 61 waits 100 milliseconds or for any other desired time interval. In step 639 microcomputer 61 issues a High on line I""e DB6 (FIG. 3) producing a Low on line H from NAND gate 157, and 0 n causing relay 147 in high-low speed circuit 41 to switch back S0, to a low speed connection arrangement. The high-low speed a o" flag FLG1 is reset to zero (low speed) at step 641, and opera- 20 tions pass to STRTST point 311 of FIG. 8, there to poll On/Off switch 231.5 until it is turned on.
I r In FIG. 17 the relaying routine of step 588 of FIG.
14 is shown in greater detail. Operations commence with BEGIN 651 and proceed to produce the OFF pattern (all ones on lines 25 62) at step 653 to turn off the motor M. At step 655 microcomputer 61 issues a Low on line DB6 (FIG. 3) producing a High on line H from NAND gate 157, and causing relay 147 in highlow speed circuit 41 to switch from the low speed connection arrangement to a..high speed connection arrangement. Microcomputer 61 waits for ten milliseconds as by any suitable routine, such as counting from a preset number down to. zero, in step 657 in order to permit the relay 147 armature 155 to come to rest in the high speed position. However, during this waiting period, the rotor 15 of motor M has, or may have, 58 03-AM-5659 rotated a through a significant angle for commutation purposes. Accordingly, at step 659 a routine is executed for determining the value of INDEX from the sensed digitized voltages on comparator outputs A, B, and C of FIG. 6 when the winding stages are temporarily unpowered, and resuming producing patterns of digital signals on lines 62 beginning with the pattern of digital signals (and thus a corresponding set of control signals from control signal generator 51) identified by the value of INDEX so determined. After step 659 RETURN 661 is reached.
Step 659 of FIG. 17 recognizes that when motor M is unpowered and the rotor is coasting, all of the winding stages are producing back emfs. As shown in FIG. 6, the back emfs are digitized by comparators 201, 203, and 205. The digitized 0 back emfs for three wye-connected winding stages Sl, S2, and S3 are illustrated in FIG. 18 and tabulated in Tables III and IV for clockwise and counterclockwise rotation respectively.
0 0° In FIG. 18 and in the first three rows of Tables III and IV, the logic levels of the digitized voltages on input 2 lines 0, 1, and 2 of microcomputer 61 are shown when rotor is coasting. Each of the six columns shows the logic levels of the digitized back emfs present at any given time. As the "o rotor turns, the logic levels of a given column are replaced by the logic levels in the column next to the right. When the *25 right-most column is reached, the logic levels begin again in the left-most column, cycling through the columns as before.
I FIG. 18 shows superimposed on the logic zeros and ones a waveshape of the digitized back emfs on the input lines 0, 1, and 2. The digitized back emfs at any one time and their changes to other values at other times bear sufficient information to permit sensing the position of the turning rotor 15 and to identify the proper point in sequence for beginning commutation of such turning rotor and for resuming commutation whenever commutation is interrupted or discontinued. Accordingly, 59 03-AM-5659 the index-determining operations of step 659 as described in further detail in FIG. 19 are used in relaying routine 588 in the preferred embodiment, and are used in other embodiments of the invention whenever it is desired to begin commutation in sequence.
In FIG. 19 operations commence with BEGIN 671, and microcomputer 61 inputs all the lines 0,1, and 2 of port P1 at once by masking with ALLHI=07 (binary 00000111) As a result there resides in microcomputer 61 a three bit binary number having binary digits corresponding to each of the digitized voltages on the three lines. This binary number is designatEd DATAI and stored in step 673. Then at step 675, microcomputer 61 inputs all the lines 0,1, and 2 of port P1 again in search of digitized voltages corresponding to an adjacent column of digitized voltages in FIG. in order to avoid error, if the latest set of digitized voltages is all zeros (decimal 0 zero or all ones (decimal seven then the index determining routine is aborted by passing to RETURN 679. The 0 90 reso for this is that as shown in FIG. 18 theditze 46,~ voltages are never all high at the same time when the rotor is coasting. Also, the digitized voltages are all zero only when the rotor has stopped.
000 If the digitized voltages are not 0 or 7 as just 0~~0discussed, then operations proceed from step 677 to step 681 where the digitized voltages just obtained in step 675 are stored and -esignated DATA2. In step 683, DATAl is compared with DATA2. If they are the same number, the rotor has not turned sufficiently to move to the adjacent rightward column in FIG. 18 and in the Table III or IV corresponding to the direction of rotation. When DATAl=DATA2 a branch is made back to step 675 to input another set, or instance, of digitized voltages until an instance of digitized voltages is found at step 675 which is different from DATAl.
At step 685, the difference DATA2-DATAI is computed. Step 687 03-AM-5659 checks the value of the difference, which from inspection of differences between the hexadecimal equivalents of the digitized voltages (tabulated in row HEX of Tables III and IV) should not be equal to 3 or -3 if the data is unaffected by noise. If the difference is equal to the unpermitted numbers 3 or a branch is made from step 687 to step 675, until a value of DATA2 is found which passes the test of step 687.
When step 689 is reached, microcomputer 61 has stored values of DATA1 and DATA2 which are in adjacent columns of one of the Tables III or IV. Each Table III or IV lists values of R3, which is the difference DATA2-DATA1, in the column corresponding to the digitized back emfs in DATA1.
Beneath a value of difference R3 in each of column of Table III or IV are values of INDEX and INDEXR. The values of INDEX and INDEXR are precisely the values for identifying the proper o*o. Table I or II and the proper column therein containing the digital signal pattern which microcomputer 61 can and does then produce to resume commutation of the winding stages at the proper point in sequence. (Beneath the tabulated value of R3 in Table III is an entry designated "Offset R3" which is a number calculated in the program listing of Appendix I for microcomputer table lookup purposes.) .a At step 689 microcomputer 61 determines which direction the rotor 15 has been made to turn in. When switch 231.4 is in the spin mode, the direction is given by the setting of switch 231.3 as CW or CCW. When switch 231.4 is in the wash mode, the direction is given by the value of the variable DIRECT of FIG. 11. In either mode the direction can also be obtained from INDEXR. If INDEXR is in the range the direction is clockwise, and if INDEXR is in the range 12-17 the direction is counterclockwise.
If the direction determined is counterclockwise, a branch is made from step 689 to step 691 for table lookup in a table in microcomputer 61 having the information found in 61 m u IM 48 03-AM-5659 Table IV in rows R3 and INDEX. When INDEX is found, INDEXR is reset by adding 12 to INDEX. If the direction determined is clockwise, a branch is made from step 689 to step 693 for table lookup in a table in microcomputer 61 having the information found in Table III in rows R3 and INDEX. INDEXR is reset as equal to INDEX when the direction is clockwise.
After step 691 or step 693 is executed, RETURN 679 is reached.
The operations of FIG. 19 can be described more generally as follows. Microcomputer 61 identifies successive patterns of the control signals and of the digital signals of Tables I and II by values of an index designated INDEX. A value of the index is determined from the sensed digitized voltages when the winding stages are temporarily unpowered.
Microcomputer 61 resumes producing successive patterns of the 0; 0,) digital signals which causes control signal generator 51 to oo'o generate successive patterns of the control signals in seo'o° quence beginning with a pattern of the digital signals and 0 o o i control signals determined from the sensed digitized voltages.
The lookup table information stored in microcomputer 61 is a o 20 function, i.e. a predetermined correspondence between members of two sets of numbers. The sets of numbers involved here are o9°oa values of INDEX on the one hand and values of the differences oa 4oo R3. Equivalently, Tables III and IV can be regarded as tabulating INDEX as a function of digitized back emf itself. It -25 is also to be understood that there are a multitude of equivalent ways made known by the disclosure made herein, of setting I up a function relating the digitized back emf information to o°o some variable such as INDEX which can be used to determine the o .o proper point for beginning in sequence when commutation begins again. When the successive patterns of digital signals and control signals are identified by values of an index, the index is advantageously determined as a function of a number represented by the sensed digitized voltages when the winding stages are temporarily unpowered, and microcomputer 61 resumes ~L i. t i 0 3 AM 03-.AM-5659 producing patterns beginning with the pattern of the control signals identified by the value of the index so determined.
The index is determined as a first function of a number represented by the sensed digitized voltages when the winding stages are temporarily unpowered and the preselected sequence is for clockwise rotation of the rotatable means 15 and determined as a second function of the number so represented when the preselected sequence is for counterclockwise rotation, and microcomputer 61 resumes producing patterns beginning with the pattern of the control signals identified by the value of the index so determined. The value of the index is also determined as a function of the difference of first and second num- Sbers represented by different instances of the sensed digitized voltages, and microcomputer 61 begins with the pattern of the control signals identified by the value of the index so oo. determined. The value of the index is determined as a func- 1 o tion of the difference of first and second numbers represented o 0: by different instances of the sensed digitized voltages unless one of the numbers is in a set of predetermined numbers, such as 0 and 7, and microcomputer 61 begins with the patfirn of the control signals identified by the value of the Index so determined. A difference of first and second numbers repre- ,sented by different instances of the sensed digitized voltages is calculated and a value of the index is determined as a function of the difference unless the difference is in a set of predetermined numbers, such as 0, and and microcomputer 61 begins with the pattern of the control signals idenj o o tified by the value of the index so determined. Microcomputer 1 61 in this way prevents sensed digitized voltages representing 30 a number in a predetermined set, such as 0 and 7, from being used to determine the beginning pattern of control signals.
Microcomputer 61 in FIG. 19 repetitively senses the digitized voltages while the winding stages are temporarily unpowered and determines the beginning pattern of the control signals as 63 03-AM-5659 .soon as a change occurs in any one of the sensed digitized voltages.
In some applications of the invention involving current interrupt as in FIG. 7, the time period Tl when the motor M is unpowered can be long enough to make index-determination as in FIG. 19 advisable. In such circumstances, the indexdetermining operations of FIG. 19 are inserted in the interrupt routine of FIG. 12 immediately following step 521 so as to update INDEX and INDEXR. Then the control system of FIG. 1 constitutes means for comparing the current flowing the other powered winding stages of the electronically commutated motor M with a predetermined level, and upon the level being exceeded, interrupting the digital computer and also causing the control signal generator 51 to generate a pattern of control signals to discontinue the supply of power to the winding 0oaooa stages, the digital computer comprising means for also moni- '%Aug toring the position of the rotatable means 15 when the winding a n stages are thus unpowered and resuming producing patterns of 9*9 9 the digital signals after a predetermined time interval begin- 2"O ning with a pattern then corresponding to the position of the rotatable means.
In view of the above, it will be seen that the o several objects of the invention are achieved and other o° advantageous results attained.
As various changes could be made in the above constructions without departing from the scope of the invention, it is intended that all matter contained in the above description or shown in the accompanying drawings shall be interpreted as illustrative and not in a limiting sense.
64 I
!,I
F-'e 1
I-
s -r g 9 0 9IL ~h 0 l' .0 iT C .0a 9 a 0 9.0Q0 9 0 AS48 J1:5MK0.A5M PRINT(:IF:) APPENDIX I ISIS-Il MCS -4 8/UP I -4 1. MA CR O -ASSX IQBLR ,-VY4.0 le M1I7 VFBSION PROGAM: MAIN SPEED CCNTROL ICC *CBJ- -tI (r-SOURCF-STATZMHT PACE I I 5TITLY~~ 3 4 6 7 9; 31 12 14 .16 17..; 13 19 2o; 21 22 23 24 26 27 28 29 31 32.
('10 HBI2 VIfSION PROGRAM: MAIN SPIED CONTROL') V 4444444444 44 4* 444444 44 44444444444444444' 44*4 4* 4 COPY RIGBT- 1982 -GENERAL. IACT nIC. COMPANY-APPLIANCF. hOTOR DEPT 4 ALL fIGBT RZSEREYD 4 44'444 444444444 4 4ASSIGNMINT4 44444444444' 44 0 4 P 9' 4 44 4 POflT ASSIGNMXNT PORT4 P20- P21: P22; P23: P24: P25 P26: P27
DRIVIR
C--DR IVE 1+ DRIVER A- DfIVYR C+ DRIVIR I- DRIVER BOTTOM RAIL DISA111 TO P. MII. DISABLI 4
L
A
a Z 0 e 400 *00 0 4 2 04 4 0 0 0 0 4~ 4 4 t 4 0 4 00 4 4 P AT T 11 P A I III1 PAT R11N? PATR 113 P AT Btf 14 PATH 115
CCYPAT
CCWPTI
CC'VPT2 cC1p I L CCWPT4 CCV PT 5 POflTI plo:. P1ASr 'B COMPARATOR P11; PIIA Sr A CCIiPARAlOR P1?: PUASE C COIIFAI1ATOR P13; 11 i1101 SPIY'D SWJITCHI TiP P14: 5/25e REVOLUTION
CU/CCU
lus EBO; SPARE! S'w EB SPARE s Y 1112: SPARE2 S'd £233: ticU S E 115: 11c £236: RIlAY DRIVERI 1237: CLEAR 1/1 TYST PORT TO. CURINT SENSING COIIPARATOR TI: NiC 111T: ILI? YLOP QlAB O/F ee to U2 19 eQC CO NTRnOL 1Q13 IQ13 YQ13 IQ13 IQ13 IQ13 COHNTB 01 IQ13 IQ13 I Q1 I QU IQ13 IQ 1) DRIVYYR PATTIRN-IOI-CIOCXMISY DIRECITONl 2 1111150 0 ION101 A i 20111£Se~ 11011 c- 1S1A~211 11011 Aa1£21112E HiOtI C+ 302111121 ;ihON I- PATTIRN YOR e1£i 11121 30celil Y c I Ice2II111 I 011 001 IF i 121 £132 e I 15211 1201 RUNING COUNTYR CIOCYV*ISY DIRICTION ;NON Ct HION A- 11011 1 -t a me Gee C o 0 0 0 00 0 o0e 0 C 000 0 0 0 0 30 30 0 0 0 0 00 00 0 0 0 00 0 0 a ee~l ~em ?I e91 7 6 7? 78 79 81 82 83 84 85 86 87 88 89 90 91 92 94 96 97 98 99 100 102 102 103 1011 2.05 106 10? 108 109 MION ITB MON 111 MION ITr2 M0ON ITU MON V14 01 NIT C C ic N GC WH102 TYSTCYd TYSTCl ~IFSIC3 TISTC4
TYSTC
TIST"V1 TIS TW2 Tr I S T V~ TISTV)5 I QU
XQU
IQU
IQU
CW MIONITORi PATTERNS eII II I Ie I I2I11I1101I1 CCW MONITOR PATTERNS
IQU
YQ91 IQ U I QU IQ13 IQ13 elallileT 10~111111 £110111'' 8 1110111 101111011 TEST PATTERN TOB CW/CC oeoi eeei oeel U004 e002 8004 e00 o001
IQU
IQU
IQ13 YQ13 1Q13 I Q U 1Q13 IQ U
IQU
1Q13 TQ13 IQ9U e2H e411 e1H e2fl ft- A 00* 0 a 0 0* 00 0 0* 00 Ca a a a S P 0 50 000 000 C A 0 0 4 *0 0 0 *00 009400 0 0 00 0 0 0 00 000 a ee4e ee2e oeie ee4c Fill eeEA oQ 14 TY C 2 Fee.
oeKe ee e.
oeec oele eeolc eee i eelc eel eee21 e e2e £e2 ee 0 112 NA 111 RS 115-YYIISK 116 BIICYY I1? 111YOU 118 -SHPiS.
119 YIPBST 120 I}1S' 123 DLY21i 124.DL-Y1ZM 125 DLY2S 126 DLY15M 127. AILII 128 1IFY3 129 ]JIFYD 139- CIYSIT 131 CV'IAIL 132 rlTtiI 133 IOWTIII 134 HOT4 13)5 N~OTEIX 1:56 12)7 21110 138 CNE 139. TWC 140 TUnaL III YOUR 142. YIVY 143 six 114; l145.;
IQU
1Q13
IQU
YQ13
IQU
1Q13
IQU
IQ13
IQU
YQU
IQU
1Q11
IQU
IQ13
IQU
YQ U IQ13 IQ U .IQ U IQ13 1Q13 .1 Q I
IQU~
1Q13
IQU
1Q13 1Qte 1Q13
IQU
IQ U IQ13 E09 ;01UoyI-.Sv. MASKING 4011 iAG1TA1I/!?HN SVITCB 011 Cy~/cc' SY MASK lei] TURH IJ LAY Cf NO't RLYCYY CONTROL IQUATES ee11.
1y11 -2 -52t ioe 2?11 3 2 e411 CMii
QYCU
QI A 11 ;HI/1O.SPITD SYV lASK ;T/l CLIAR ;Y/I RISET i MON ITCR.FATTIE 1 MASK ;iOuNTCR L1YLAY TIME.1 5 US FIR SITP i3 115 TIMYR VALUI i2 SIC DEI.AY COUNTE2R VALUE 1.5 MS DILAI COUN1.R YALiJI itiASX -ICR -COMPARATOR..O/P i;fl1IIXINCE 3 ;DIIIIRINCE -3 iTAILY.-OYISEI -YALUX CW PATTIERN CYPS'SE VALUE ;DETOUNCE TIVE IN MAIN ROUTINI irEBOUNCE--TIr I N-RI1UflN-.1C,-tjA IN ;Z'5 C01PLflMINT 4 iz's CorplytLFNtI e MoRy YQUATIS 149 1 5z 151 152
ITRICT
REV CTRT E A TA I
IQU
1Q13.
XQU
YQ13 IQ13 ;DIRICTION IlIGIS'rxR IIREVOLUTION .COUNME e ;HIvoIUqIcN COUH'IITI 1 DATA HIGISTIR iDAT A..RY 110ST ER
'V
A
000 0.9 0 0 0009 0 00 0 0 *0 0 0 so 000 coo 0 0 a 09 o 90 a eeee 0ee eee3 ee e446 e e£454; e~e9 Enil ecel oeee eeel oe12 oe14 2311' e2 SE71 .59 fE EE20 8840S 54C7 oeiS E5 Oell IE31 eeIC- 27 eeir Ae oeil 181D eeze E4Ac Oe22 09.
ee2" 538S ee2t 9622 Ze2l-5407' (602S 09 ee2A 5380 e?2C-gq22 ee21 1920 £9 ee,1a 5:32o 154 ONG 155 156 JMF
HOP
158 imp 159 NOP 16D NOP 161 imp 162 .1 63-IN I TLZ :-CRL, 164 tiOV 165 OUTL 166 AHL 167 .CRL 169 0RI.
169 CEL I ChIL 173 1?2 CLR 173. CLR 17?4 17t5 lO 176 CLR; 177 CIRRAVH MOV 172 FJHz 17r,9 1180 CAIL i11 18 2. S TR IS N 183 ANL i84 JNZ 185 C A 1-: 186 IN IQ? ANL 188 *N 4.
189 190 RUN: m1Ov 191- 1IN 192 Awl He FIB I US A IUS ,HYYIPRST I ,I 1 3 IUS ,RFYRST 1115 Y y Bo CIRRAJI Pl A,HICNt'ASN
STRTST
RI ,IDIRICT A, Pi 1,hlIt R Sx
INITIZ
IXTINT
TIIIINT
;TURN -011-MOTOR SET BUS ION IN?UT FORT *CLEAR 11Y, QBAR=B ;SY1T.FORTI..ICR-INPUT ;RESIT i, CIR=B, Q21,R-b ;qURN 0il RELAY ;CLXFAR HI SPFED FLAGS CLEAR. TIMER OVERFIAW-1LAD CLIAR RAMS ;IOAf REYOLUTIUN COUNTER *;DEB0UNCI!-CBYCK OH/OYY SWITCH iLOCK CV//CCV* SW SITTING 000 o o 00 00 0 0 o 0 00 0 00 000 a0 0 0 0 0 0 0 0 oe33 963A 003.5 -110OD.
eey1 11 ee38 £431 e23A 11e1 eeay-11el 304e 8880 2242 1803 eZ4 2 412- 0046 IDH2 e 24 8. -I 4 81 em4 15 0£41 987 Oe4r-.82'8 em4 1652 0052 35s e 253 -2 5- Oe54 15 93 0103 el.
£104 e? 0105 e4 193 N.Z 194 *SPINe:. io V 195 ]1 C .196 imp -197?.
198 S23IN1; M'OY 199 .MOY *2e0.-SPIN2: MOYV 201 ORL 2elQ 205 IXTIT; NIOY 2e6-IXTEI1; :..JNZ 2e9 208 DIS 209.
21£e ANI, 211 212. RL 213 211 JTT 215,.ET 216 217 1AT T I H DIS .218-I 219 220 TIMIUT: CP1 221 1iFTR .222 223 ORO 224 -225- Y 226 f 227 r1 -228 .1B) 229 t1, 230 12 2Z1 232 CRG 1i6 4113 Fl6 ,ll#I TUS 11TIYR ST 0o ,h1n Fl5 Ill B5, XXTDLI
I
TUS ,ftYPRST HIS, /II YST IITT II TClVPI 'TowN.
;JUMT ly sy~ ON CCV ;.51j. ON CV ;SFT OH CV DIRICTION IfSw ON CCV ;SIT CH CCW DIflECTION, ;10Ar INDEX.-~ 1 ;RFSTT Y1 ;IOAr 11O, OY I1OUNCY TIMIS AT- 36 -US.
;DISAflLY CUR. INTS? ;CLIAR Y/F H3151, C/P SAKE PAIRN !RSIT TIIIXU TIAG JUMP ;NTSIT PYNDING INTRP YLAC if4AC TIMERS TIME OU~I 1 im
-STCW
TETX rC1 TI STC2 TE37S 'T $TC4.
TX STC 5
IOCI
;TES'T..BT-TASKS..CORRESPONLING
TC PATTE'RNS ON PAGI 3 MASK '11DS 01 INPUT .P)211 92 112 041
I
000 0 O 0 0000 0 00 0 #0 o 0 0 00 000 000 0 0 0 O 0 0 0 00 0 0 r~ 0~ 0 0 0 0 000 0 0 0 00 000 0 0 0* 0~ 0 0 000 0 e iec-.e2 eiei-e4 E112 Ah5 e113 23C2 e~l 15-62 0116 25 e 111 55 0118 11 e 119 13 e I I 3A 0111 11 eli1C. 5301 e I11 1246 012e 11 121 3 1 e122 A.A 0123 e5 e-124 7620 £126- £9 0127 9223 0129 5A e12A. 9623 012C 35 el2 1.5.
£121 A5 0121 ice6 £131 2306 £133 62 0134 25 -0 13 5-5 5 233 234 235 236 23? 238 239 .240 241 V~AIN; 242 243 244 24 5 245.6; 247 248 249 250 251 C111CK 25? 253 254 255 256 25? .2 5 E 259 1 V 1511 260 261 262 263 264 265 266 IQAIP1l: 267 268 269 270 27 1 272 2?a 274 113 113
CLR
NOV
NOY
I N qTRT MO v
CUTI
MO V
JB£.
I N I N A N1 L j N z r Is 1us
CI
NO V 1O0V 11O V I N 5.7 R.T TI STCC TI STW1 TYST'V2 T1 STY"3 T1ST'W4 T C N TI
'I
A,1i6 .12 A A ite I B CDDI ST A R 36 1OAIT1 IVIST57 A R 2 YVTST1
TCNTI
A, liDLY12ti
TA
T CN TI
IT
CLEAR TIMER1 OVIRIO* YLAG ;1OAI DILAY qv MS ;START 2hS TIMIR ;IQV LDA QPATTRN(INDFIR) CUT fUT-B IT. PA'TIIIN ;CBECK INDEXR FOR YIXN/ODD ;JUIII 11 ODD 0GET 1ST ?A'ITERN ;H1 5PEID WINDING ;JUMiP IY TIMYR TIH1 OUT ;JUMYi 11 BA13L'VARE INTR? ;TYST YOR YIRST RFSET COUNTIR) DISAB11 TIMIR INTUP ;DISA3LE-CURRINT INTRP ;LOAI .73.441 NS TIMIR
I'
~2.
'Ii 4, 0 o 'j 0~ 0&9 0 00 O 0 00 0 o 000 000 0 0 0 O 0 0 0 00 0 0 0 00 0 0 0 0 00 00 00 040 0 0 *0 o 0 0 000 0 £136 £5 e13? 1641 013 £9 £13i 9236 e13C 5A e131 -C636 e13) Z46A e 4A5 0142 IC39 e144 246A e146 11 0147 A3 e.14 8-A A £149 e5 014 A...7652 £34C £9 Mr4 9249 .0 14 1-5A 215e C649 0152-35- 0153 15 0154 A5 e1 55-1C £6 0157 23 06 0159 62 £1 5A .25 0151 55 e£I 5C-e5 e151 7667 e151 e£9 016£ 925C £162 5A e163 9G5C 016 5.24 6A- 0167 A'5 e 16 B- I C 51- 275 IVTS'I3: IN 276 F 2 IT Tr5 H 279 Atli 281 Jilp 282 .283. B 4 D C2.: -CLB 284 iJNiZ 285 itMp 286 28'? CDDTST: IIOV 288 IY 209 ilov 290 291 CITSTI; IN 292- Y 1 293 11 294 J334 295- A 14 296 297 298.-IOALT2 :-EIS 299 1 is 300 CIA1 301. Ihov 302 O 303 ho v 304 IN 3 05 5TIIT 306 .3087-rT T :-IN.
309 OETST5 IN .310 JB34 311 A14L 312 JNZ 313 IMP 3111 315 114C1C4: CLR 31- JNz.
317
I
M1I4C2 A, 11F.
IVTST3 A R 2 1 V 15T3 N I x T 11 R14 TV I S 5 12 A
I
A F I A ,R 2 C DTST I *TC NT I.- .1 4 ye.
'I ON If I
I
A R2 .c DI s a 11 ;INAILI CUR INT1RP -21I.' RYST 1-COUNT1R-)- ;ALL TEIST MEiT GO ON JUIAP If '1111 qINXS CUT IQV TO LI3A OTX.ST(IN1YL B) ;OLD- GIT TIST'rBITS-.AND (NOT flXSIT COUNTIR) .IOA ?2.44 0D-' INDY ;TIST YOR 'e' CI', 11 5 R SI CCU NT IB W
I*-
~9 a 9 9 9 9.99 4 0 44.
99 Ca 999 099 9 9 9 9 9 4 9 *9 4 .9 O 9* 9 9 4 9 99.9 9 0 0 09 0 44 9 9 5 9 o 0 0 090 0 016A e 16 1 e16c 016C e£161 el7e 35 65 e5 130£ 3A £171 11 e 172. 11 e173 231A 9175 61 e£17?6 1285 0176 IleO e I A-231 01?C 61 0171 A E em7 £9 £171 5380 0181 C691 e183 4409 018 5-11104 0181 e5 9-388 IlB? el8A-24 12.
e 181 _Q5£ 0191 2'412 e 1 9 1 -168 C e193 £9 e194 534e .0196.-9610 318 NYXT: 319 320 321 322 323 324 3286 328 329 330 333 332-! 33ij 335 33? 339 34 0 34 1 342 343 344- HIDI-11 345 rDLYCUl: 348 347 348 349 BIlL12: 351 352 353-B ICH1K.: 355 356 357 S TOP
IN
C1lj~ IUN C
FOY
JB7 v.Ov v 0V.
A DE rov I N
ANL
.3'
JV*
roy I N I 1J Hz JMrlP P"0
IN
itMp J F0.
I N
AWL
J3 N 7 A P2 A, I11££ze0ol 12 A TO NT I TOC N T
I
N, lOT~ A A I Re B6,A TRO1I I N rAIN BILLY2
F.
A O G VA SX' S pI N ;DISABLI TlIMER IN'lIBRUPT JOBANGY THlE RAIL DISAILI IT' ZERO CROSSING ;NEXT STATE, INCRIMINIT INDEXII ;NCEYMENT INDEX IS IT IAST YATTERN? 7 NO, SO DILAI CXU1AR INDEX ;SUBTACT,-6-IRO--INDEXR ;CRICK ON/Oll SY SITTING ;JUM~P II-S'd.IS SET.-ON ;SW OFF, THEN SUUT OFT MOTOR ;DILAT.21 US, ;INAELE CURRENT INTrBF iDILAY 5 US
;INAILE-OURRENT.-INTRP
;JUt4P.. II. SH/S? IN..SW. ON SP IN r 046 0 000 0 4 0 4 91,06 0 0 400 4~0 94 0 0 C 009 r P0 0 0 #0 40 0 O 04 9 9o bI o e198 1921 Z19A.-11.
0191 11 e19C 96AC e 191 1 ee e£IA e 19 0 1A 2 .11 01A3 C61C 01A5 1102 e 1 A8 1107 0 1.AA 2412 e IA C M~4 Z IA I 24A? e 113.. 96A C e115 IGAC e117 95 e I IA 4445 011C 54AC e I E 4411 0201 £2e2 £2 0204- £8- 0205 e0 e2e6 e2 £2e?8e£4 358 jO-V 359 IN C.
360 ho V 363 JNZ 362 liOy 363 IN c 364 INC 365 MO V .366 J Z 36? h~oV 368.rI'CB3: XIN 369 1iJNz 371 372 IOWDLY: MOY 373 1 M P 374 375 SPIN: 'IN 37't6 AllIL 37?7 JNZ 379 380 cPI -381 .382
CRL
383 h 384 385 WASB: CALL .386 Jimp 367 388 ORG 389 3913 393 1 B 394 395 CRG 396--; 391(r 39e I B -399 B 400 r B R I A 0R I
IOWILY
II
A l
V~ASEH
B 3 ,112 MA I N 1;3 fil ILYC03
A
A I ftS P 11rS IC'*tLT HI CVlRL1 10 f 2 g0 1Y R 1YI1AY ;SV !IT ON 'dASI MODI ,.NC RII1MNT-REVOLUT ION ;I1 NOT ZIBO THIN DILAY ;.LOAD-R1BVCTR--.'dI -ZtO ;JUMP IF REV. COUNT ZIRo ;D1LAT 15 US DELAY 27 US ;cuycx SPIED~ SW JUKP- IY.-SW IS5 NOT..PUSB ;tIBCUNCE C810K STYID SW SIT -HI .SF1TD WINDING. TLAG 151UT 01Y TBI' MOTOR RELOAD REYOLUTION COUNTIES .1 ;cw 4' 2 MON ITOR1 CW- i4 ;ccw 1 ;cw 2 *-MON ITO R CCv I 10 1111 A $1 I
TOUR
TWO
251
TWRO
IOUR
ie_ a it ~LUJIinuMamIuAu!~.~. u~~3JIJJL~ rr a p C tO a d a 9 a .4 a p p .4 S4 S 401 402-MTROFY;,-CRL 12 ,1101'T MOTOR .071.AND 0201 IDe4 020 r-09 e2el 5307 e212 960JD 0 212 54 G? 0214 IrEO 02 16-1 L32.
0218 560 £211 iri8 e2lc 0409 0211 £21il e221 0222 11 0306 0223 1C14 0225 1025 022? 22T1 0229 3A 022A 1?06 022C 5409 £221 2395 e230 3A 404 .05--WA 1.71.1 406 107( A 09 409 410Q 411.
41 'AIT2: 413 4 14 415 417 418 419 420 421 422 tiCNrtY: 423.; 424 425 426.-; 427 428 431 432.-; 433 45~4 435--1 4 3 6 4 37 4 4139 440 441
CI
IJNZ
CA IIL tJNZ
ADD
1N0VF3 CU TL T 5, 114 AI ,18080I 1
V
1 A I Ti R15 VA I-T 1 R5 .1150 R5, V AIT2 .1I I I z A 6 1106 F A CIA F2 ,A rJNZ B4 ,lONDLY ho Y tie In OUTL. 12, A tiQY F3,h66U CALI 11y5o0 ;V'AIT UNTIL NO TACK IM!" ;-20-l4S--DE3QUNCE-C C0K -DILAY*.-2-SICOND STARIT IRONu INITIAIIZATICH ;USE INMR1 10 CUTFUT .MON ITOR PATTYRN ;DISCHARGFD DFIAl ;SnU'r 011 M-OTOR ;DELAY 3.0 1'iS ;TURN ON TBI BOTTCM RlAIL ;'BRAKY THYl MOTGR ;DILAY 12.5 IMS S5UUT MOTIOR OFF ;DYLAY 3.0 MS MO V
CUTL
1,0110010 1011 12, A 0233 0235 0239 5409 23TY MUy 13, h2 5 CALL rLY500 NIov 1,11811 OUTL F2,A MOY ,16 CALL rLY500 0238 IT06 023A 54C9
T,
V6 o 0 6 a 0 0
C
oo 6 0 v~ a. 0 0 4 0 2 023C. 1920 0231 11 0231 1243 02 4 1-10415 0243 e43A 0245 9811 0247. lB14 0249 54C9 0241. 1923 0241 09 e241 5307 0 250-A 0251 19 0252-IC 03 0254 ei9 0255 5307 025?-C694 0259 Al 025A 13o7 02 5 C8 94 Z251 11 0251 C9 0260.r1 0261 C651 0263- 11 0264 37 0265 19 0 2 6 6-.61.
0261 0301 0259 Al 026A. 1303 926C C652 0261 -1 0261 I:311 0271 C652 442.
443 444 445 446 44q ACITAT: 4 459 452 452 453 -4 5 4.-1 RA CK.
455 456 457 458 459 SAPY: 460 5AMfe,:, 462 453.
464 465.
465 467 465 469.
470 471 4 ?2.r.EIR: 473 474 .475 476 477 479 079 489 42El1 482 483
IIOV
hO V.
J ]30 i mp imp A 11L A, RDIRI1
AGIT'AT
SPINO
21 I~ 1 IUS ,HIICH hIoy F3 U20 CAll 111500 MO v I N
ANL
hioy I N
AWL
X1U J z
DYC
J z Nov
CPL
ING
ADDl I1L J z Ali IIDATA 1 A,P1 A 9 I LB I alI~ A I 4 ,ILOWT II A ,TI A, I A 2
,IALLI
BYTURN
A Q R1 Al A u I1 A, h e1I 113 A 1. Ut y1- 1110 .1 CHECX.. CTAT ION. PIRICT ION.
;.CBANGI-.TO- CC'W ;CHANGY TO C'Y *jThfjfl ON B1ILAI ;DYLAY-.10. S DITICTING IDCI..THANSITION ST011I-TUI..-ST-.BIT PATTYRN ;.JUMiP-I.-ALL .?EIG ;.CBECK-DATA1. ;;-DATA2? ;Jump 1Y SAMl: NO,-TIJIY-A1X-DIYllRYNT DATA2 DATIl (R-1) ;JUMP 11 DITYR =-3 ;JUMP 1 IITI -11 -3 r- 41 009 000 0 9 00 0 00 0 000 0 0 0 0 0 0 0 0 00 0 0 0 0 00
A.
000 0 0273 0276 0 27 027!1 0281 0283 0284 1920 1286 .1281 084 4489 231C 4489 0286 16?) 0288 IB 028 9--A 3 028A Al 0281-1696 0281 19241 281 1' 0290 C9 2291 Al 0292-4-151 0294 IC54 0296-IF 0297 Al 0298-1920 029A 11 0291 12A6 -484-; 485 HlOY .186 h'CO 487 JB8 488 1OflVAR: JFO 489 ICilVEl: RiOY 490 J37 491 ADD~ 492 ip 493-: 494 NIGAT; HlOY 495 ADD 496 imp 498 BlVYS*: Jyo 499 1l!VIRl: liOV 500-DIIIR1.:-IiOYP .501 IIov 582 503 iyo 504 505 moY 586 mov.
581 DEC 508 mOV 509 IMP 518 511 RYTUIIN: rJNz b5 2--R TTIO 0: lOV 5.13 IIOY 514 515. IIov 516 N-OY 1,117 ins 51 8-; 519 CW.DhIl: JEo 520 ]NC 521-CWDIRll;--llOY 522 ADD r-23 NIov 524 imp 525 A Cliil
BIVIRS
A t!G AT A,uiOYYSYT 1111111 A,HINC'14 1 .113 tlifl 16 ,A A,Q811 El
SAMI
F1 SA1II1 Ill-,11DfIfl!CT A, G111 CC HIR A ,ICWTAII 116, A hA IN CHICK 11CTATIOI DIRICTION JUNP 11 111 SPEED WINDING ,CCV DIRICTION, G!T C itiR CONTA INS (R3) is lHEN (i)PLUS OTYSIT YAL! ;.(R)1SNEGAIVETHIN (R3) MINUS QYPSEI VAIUI 4 ;JUMP IY BI SPEIfl WINDING ;CW DIRYC'LI0{, GET CC 1NryxH i-ro *CUJRFNT-PAGI-TAILI-LO UP ;STORE INTO INDEX11 RYGISIER JUMP- IY- HI.-SPIED ;DATI.1 DATA2 ,t111 INDEX INDEXR CBECX-IH-DIlICTIC14 JUhP 11 81 SPLED WMINDING ;CHANGE TO CW DIIIICTION iADD CY ('ATTERN OIYSYT YAIUE INTO 1NIDFXR 929r 0291 02Ae e2A! 02AZ 02A4 930C Al 2412 I rl me, A .a 9 0 epa POe a P0 P a PP a P 0 a a a a a a S a a a P a. a p a a a a a.
cap a O?A6 16AO 62A8-1100 02AA 2412 02 A C-80- 02Ar eG 02AI 08 02BO 1211A 0212 E921 0214 1106 0216 19.
0219-.83E 021A 1921 021C-11.XC C2fl 19 0211~ 1111 82 Cl- e3.
02C2 lt83 02c43-.tci 02C6 83 02CI 1128 92C9 -lCAG~ 02CI ICC1I e2cr iic9 02C1.. 83 GQI a 02y8 01 0219 06 ?J21A 05 0211 03 02YC .03 021t 26 0211 05 Gi.01 526 CCwrIR: 3ya 52? 11.0Y.
528 CCWIRIl: 3fi1 529; 532 IODfl1Y :-.tOYX 531 532 .533 534 535 R17250: 536.
53? 538 539 542 54 1 I1V 5: 542 540 544 5435 5436 547 IL't25V: 548. IYAGN 549 5.52 551 rLY2e: 552..tLY50 553 D11AY2: 554 555 556 55? 558-.;' 559 562 561 '6 2 563 564 565 566 567.
568 56g
NOP
INHS
CUT[
Im 0v .110v
INC
110v 11 T NO0Y 'by
INC
IJNZ
110 V
MOY
CIR3 GR oH lus A ClRI ,H,250 QRW.,11-4 C'R1 9-120 B~5 ff113 n3 4t40 m4,11166 P4 ,DILAY2 Z3 ,rIY500 ;.Cg A NGE -T..CC,b-D II jCTI ON.
;IOLIOW..THE .250/5-SVITCH.
;RILOAD RIVOLIJTION COUNTH1 ;tOAr 250 RE1V COUN71E ;IOAT 5 RIV COUNTIR ;20 tIS DEILAY LOOP 4; 004-S-ILAY~-.1OP 15/1.67 US D~ELAY ZE 8
ONX
;ccw 4 ;MON ITOR
CCW
1v Vn.4 NMON ITON -C 2 -cw 1 000 000 0 4 0 4 '9 54 0 0 o 00 0 0 4t* 0 5 0 0 0 000 0 0300 7 03019 0302 ?3 0303 A7 e3o 4-4y- 0305 91 0307 11 9398 ?71 0309. M7 030A 61 0301 91 030C 51 0301 BY .0301F-.67.
0301 13 0310 ?9 0311.-1c 0312 7l 0313. .9fE 0314 ElF 0315 17 0316-?l .57 0 571 72 573.
574 575 576.
57 7 57-(8 579 580 581 582 583 584 .585.
566 58? 588 589 590 .591 592 593 594 595 596 597 598 599 1C.
I T I B I B
TIB
T'B
I B T B
T'B
11 I B I B
EB.
IT
LB
E B 1TB 113
TB~
.300E l PA TTB N PATEIi YATRN2 PA q RN3 PATBN4 PA T RN MO N 1I lION ITI .HON 112 NO N I3T3 lIONlq'4 MION IT C C 4 FA AT
CC'PI
CCWPT2 CC Pq 3 CCWPT4 -Ccw P-1 r.
CCWN1CN CCWIlc'' CC 'A1C 2 ccwA1C3 ccum04 cc 'A f C ;BUN CLCKWISX TIT PATT11RN .liION.ITORl- C'-PA~TTTX N ;BUN COUNTIR ClOCK'AISIE PATTERN 1'ONITOB CCW PATTYRN Ii 008 ceo a a 0 4 0 04 0 0 a 00 0 0 0 000 0 0 0 000 £0 C t 0 3 a 0 0 080 0 USIX SINTOLS ACIIAT. 02 4 Z C Mt1C3* 2017 CCYIF14 207S rAT42 0024 rx~nsi 0020 ELIAGh 0204 IX'rrIn 8052 hCXITS 0071 crrisi 014E PATJRN2 9273 C Yvftsi 0010 SPUIDS o098 TISTW4 9B902 VA SE 211C CCVhC4 eeE CC'VF15 ec rLl2II Tice TFST-£ee71 E I Et 112 EC IICNiVI Q22A CtII 1 f145 PAIRN ££A7 FLTCIY 9£i4Z SPFIN H 01i£ 1i5TC4 2002 TISTW5 0001 VAS11 0211 ALTH! eee7 rILAY2 .02CI t111U ZIA7 INITtz eme ?'PTT 02 e.
CtTST2 01!C TA'IPRfl4 eo04T 11172!e eZ12 *II5TC5 O0£4 TERII eoe, 21IBO ozei inVzy em2 ccliron e071 CIflOAl eeit IifT,,y eee,,.
r1y2e e2C? EVITiT e122 4IVT Ec ICALTi £12c .011ITI 091D *llIC AT -0281 OETST5 el!T FATRUS1 eGS1 11IIVe e2EA Bull 0021 STINI ££e!A TX STCC-.L00 4.
T11 111 0054 CCYPAT e9£fI CYI IReG *UTET M 1VTST2 e126 ICA112 01!2 rolT2 eQ71 CITST ege4 FEVC11 £Z2 sAri e251.
SP12 £83r 115TCY eeei 'IIACK e2 2 CCER~I. e 2Ak CCWPTI. 00E1 CYLIBI C2Ae EL12! 00E4 IVTST! 0129 10ORWRI-027A LCE.RIY 02AC rOUlT' e017 ]R4DIC2 £e141 BIYCTR .eC21 5AP10 0252 STR15T 0022 TISTY1 M02 170O 0002 ccvetci eesr CCVFTz eeE7 VilAiL ££CC ri11i1 i02 EIT21' I1C2 IXTELI ee48 JOUR. 0094 LOVELY eiAC VCUT4 LOCY NC14. eefC 0OtiASK MLe 334DYC4 £167 JE1V1RL 02E2 sAr1i 0254 TISICI 8882 T151w2 oeei WAVII 02Cr MC\ez .0c61 CC'II'T2 be?2 EAIAl 0022 DIRYCT Oe2O 11t5eO 02cs H Icur e191 LOVT~r. £882 v'CN175 ee9f FATRlN1 eelg IuILAT 024! IPiVIOS 8288 511 D086 TISTC2 0884 TTTYZ1 O884 WAll? 021E1 A!Srrltl ccr-FUTlI, NCTJYR~CR V. c..
A
LAL
.4 03-AM-5659 Flowcharts
INDEX
INDEXR
FLAG1 FIG. 8 Step 321 APPENDIX II GLOSSARY OF CORRESPONDING SYMBOLS IN FLOWCHARTS AND APPENDIX I Appendix I Comment R7 Place in commutation sequence R6 Clockwise: 0-5, CCW: 12-17 FO Hi/Low Speed flag, Low=0, Hi=l Lines 1-203 Initialization Lines Check Wash/Spin switch and 354-370 jump accordingly MAIN Entry point for routine for driving motor in a selected direction Lines 385,386 Reversing 416-447 routine MTRC(F Motor shutoff Lines 402-414 routine EXTINT External Interrupt Lines 205-221 Routine CHECK Low and High Speed Lines 250-316 Back EMF Routines 9 44 4 (4 44414 4 r 9r 4 o 4 4 ro ii
I
014
I
4e 4 MAIN1,MAIN2 FIG. 11 Output Off Pattern FIG. 12
FIGS.
10,15 n si r; i '4 ii E S 'r' ij i j L- i: p.
0 6 59 FIGS. 16 8, 9 (rt.) FIG. 14
(D)
Relay FIGS. 17, 19 FIG. 11A
NEXT
Lines 318-373
SPIN
Lines 375-384 Jump to RELAY RE LAY Lines 449-528 B RAKE Lines 424-439 Advance in Commutation Sequence, Change Rail Disable Automatically shift relay from Low to High Spped on spin mode Relay change routine tracks rotor back emf Braking pattern 0 00 0 00'~00~ 0 0 0 t) 0 00 0 0'~ 0 0 00 00 0 0 0 4 O 0 I 4 L O i{~ (0 50 00 0 0 0

Claims (9)

  1. 2. The laundry apparatus as set forth in claim 1 wherein said control signal generating means comprises means for also preventing at least one pattern of control signals from being generated regardless of the patterns of digital signals produced by said computer.
  2. 3. The laundry apparatus as set forth in claim 1 wherein said digital computer comprises means for producing the following pattern in sequence after complementary logic levels of the digitized voltage at the identified input have occurred in a predetermined order.
  3. 4. The laundry apparatus as set forth in claim 1 wherein said digital computer comprises means for also producing the following pattern in sequence after a predetermined time period if the at least one predetermined logic level of the selected digitized voltage has not occurred during the predetermined o time period.
  4. 5. The laundry apparatus as set forth in claim 1 further o comprising means for comparing the current flowing in said o other powered winding stages of said electronically commutated oo o 099 9 motor with a predetermined level, and upon the level being exceeded, interrupting said digital computer and also causing said control signal generating means to generate a pattern of control signals to reduce the current. 90 9 S 6. The laundry apparatus as set forth in claim 1 wherein said digital computer comprises means for also enabling motor 9 operation to resume after a predetermined time interval upon .9. the interruption of said digital computer.
  5. 7. The laundry apparatus as set forth in claim 1 wherein said commutating means comprises sets of electronic devices connected across said supply conductors, each set having at least one junction point connected to a respective one of said winding stages, each of said electronic devices respectively being able to be switched by a corresponding one of the control signals in each pattern of control signals.
  6. 8. The laundry apparatus as set forth in claim 7 wherein each set of electronic devices includes a pair of said electronic devices connected in series. 84 0009a/RAP i :.3 i! 72 I :i
  7. 9. The laundry apparatus as set forth in claim 7 wherein said control signal generating means comprises first logic means having respective inputs to which the digital signals in each pattern are coupled and having outputs coupled to said electronic devices respectively, and second logic circuit means for disabling the first logic circuit means whenever the digital signals could otherwise cause said electronic devices to short said supply conductors. The laundry apparatus as set forth in claim 7 further comprising means for comparing the current flowing in said winding stages of said electronically commutated motor with a predetermined level, and upon the level being exceeded, interrupting said digital computer, said digital computer also having memory locations for storing data identifying one of said first and second conductors corresponding to each pattern S of the digital signals, said digital. computer comprising means for also disabling switching by said electronic devices to said one identified conductor corresponding to the pattern of the °o 0digital signals which is being produced when the interrupting S occurs. S 11i The laundry apparatus as set forth in claim 1 wherein said control signal generating means comprises first and second o0o° logic gate means feeding said commutating means and having 0, inputs driven by respective pairs of digital signals in the digital signal patterns, means for disabling said first and a- second logic gate means when any of the pairs of digital signals has identical logic levels in the pair, and means for disabling at least one of said first and second logic gate oL means in response to a signal to cause the current in said 0 9 t other powered winding stages to be reduced. S 12. The laundry apparatus as set forth in claim 1 wherein said digital computer comprises means for also counting revolutions of said rotatable means by counting the successive patterns of digital signals produced.
  8. 13. Laundry apparatus comprising: means operable generally in a washing mode for agitating water and fabrics to be laundered therein and operable generally in a spin mode for thereafter spinning the fabrics to 0009a/RAP II V 4
  9. 86- effect centrifugal displacement of water from the fabrics; an electronically commutated motor including a stationary asFembly having a plurality of winding stages adapted to be selectively commutated, and rotatable means associated with said stationary assembly in selective magnetic coupling relation with said winding stages for driving said agitating and spinning means in the washing mode operation and in the spin mode operation thereof upon the commutation of said winding stages; first and second conductors for supplying power; means for commutating said winding stages by selectively switching said winding stages to said supply conductors in response to a pattern of control signals leaving at least one of said winding stages unpowered at any one time while the other said winding stages are powered; means coupled to said winding stages for converting the 0:0000 voltages across said winding stages to digital form thereby to digitize the voltages; means operable generally for switching said winding stages from a first connection arrangement to a second connection arrangement; and means for producing successive patterns of the control signals in at least one preselected sequence to rotate said :o rotatable means, for subsequently producing a pattern of the control signals which causes said commutating means to leave all of said winding stages temporarily unpowered during switching of said winding stages from the first connection arrangement to the second connection arrangement, for sensing the digitized voltages while said winding stages are temporarily unpowered and then resuming producing the successive patterns of the control signals in sequence beginning with a pattern of the control signals determined from the sensed digitized voltages. 14. The laundry apparatus as set forth in claim 13 wherein said producing and sensing means comprises means for also producing a signal to effect the operation of said switching means when all of said winding stages are caused to be unpowe-ed. The laundry apparatus as set forth in claim 13 wherein one of the first and second connection arrangements is a low speed _j1 I S74 I I! connection arrangement and the other of the first and second connection arrangements is a higher speed connection arrangement. 16. The laundry apparatus as set forth in claim 13 wherein said producing and sensing means comprises means for also counting revolutions of said rotatable means by counting the successive patterns of control signals produced. 17. The laundry apparatus as set forth in claim 13 wherein said producing and sensing means comprises means for also producing a pattern of the control signals which causes said commutating means to switch all of said winding stages to one of said supply conductors, thereby braking said motor. 18. The laundry apparatus as set forth in claim 13 further comprising means coupled to the producing and sensing means for selecting the washing mode and the spin mode, the producing and 0 sensing means comprising means for also counting revolutions of said rotatable means in the washing mode by counting the ,o successive patterns of control signals produced and causing o* c said rotatable means to by producing the patterns of control 0 0 signals in a second preselected sequence when the counting 00 Q0 QO o reaches a predetermined value. 19. The laundry apparatus as set forth in claim 13 wherein said producing means comprises means for also identifying the 0: successive patterns of the control signals by values of an Sindex, determining a value of the index as a first function of :0 4 a number represented by the sensed digitized voltages when the O winding stages are temporarily unpowered and the preselected sequence is for clockwise rotation of the rotatable means and determining the value of the index as a second function of the number so represented when the preselected sequence is for I counterclockwise rotation, and beginning with the pattern of the contrcA signals identified by the value of the index so determined. The laundry apparatus as set forth in claim 13 wherein said producing means comprises means for also identifying the successive patterns of the control signals by values of an index, determining a value of the index as a function of the difference of first and second numbers represented by different 87 0009a/RAP I instances of the sensed digitized voltages, and beginning with the pattern of the control signals identified by the value of the index so determined. 21. The laundry apparatus as set forth in claim 13 wherein said producing means comprises means for also repetitively sensing the digitized voltages while the winding stages are temporarily unpowered and determining the beginning pattern of the control signals as soon as a change occurs in any one of the sensed digitized voltages. 22. The laundry apparatus as set forth in claim 13 further comprising means for comparing the current from said supply conductors flowing in said winding stages with a predetermined level and upon the predetermined level being exceeded, communicating with said producing means to cause the current to be reduced, and for producing pulses at an adjustable rate as o if the predetermined level were exceeded when the current is *r actually less than the predetermined level, so that the speed of said motor in the laundry apparatus is adjustable. 0 0 23. The laundry apparatus as set forth in claim 13 wherein the selective switching leaves at least one of said winding stages o unpowered at any one time while the other said winding stages are powered and said producing means comprises means for also c~oa selecting the digitized voltage across the at least one S unpowered winding stage depending on each of the successive O opatterns produced, and for producing a f'llowing pattern in S sequence after complementary logic levels of the selected digitized voltage have occurred in a predetermined order. 24. The laundry apparatus as set forth in claim 13 wherein the selective switching leaves at least one of said winding stages unpowered at any one time while the other said winding stages j are powered and said producing means comprises means for also selecting the digitized voltage across the at least one unpowered winding stage depending on each of the successive patterns produced, for producing a following pattern in sequence after at least one predetermined logic level of the selected digitized voltage has occurred and for producing the following pattern in sequence after a predetermined time period 88 0009a/RAP "i it: 76 ~~4I if the at least one predetermined logic level of the selected digitized voltage has not occurred during the predetermined time period. The laundry apparatus as set forth in claim 13 wherein said converting means comprises means for generating a first logic level when the voltage across a respective winding stage exceeds a predetermined value and a second logic level when the voltage across it falls below the predetermined value, the digital form of the voltage across each winding stage comprising the logic levels so generated. 26. The laundry apparatus as set forth in claim 13 wherein said producing means further comprises means for causing said rotatable means to reverse in its direction of rotation by producing a pattern of the control signals for causing said commutating means to remove power from all of said winding o, stages, for sensing the digitized voltages while the power is opt'.. so removed, and for producing successive patterns of the S control signals in a second preselected sequence to rotate said 0 rotatable means in the reverse direction only after a o predetermined time period has elapsed subsequent to the last 00 00 S occurrence of a predetermined logic level in any of the digitized voltages. o 27. A method of controlling laundry apparatus comprising means G operable generally in a washing mode for agitating water and fabrics to be laundered therein and operable generally in a S spin mode for thereafter spinning the fabrics to effect centrifugal displacement of water from the fabrics, an electronically commutated motor including a stationary assembly having a plurality of winding stages adapted to be selectively commutated, and rotatable means associated with the stationary assembly in selective magnetic coupling relation with the winding stages for driving the agitating and spinning means in the washing mode operation and in the spin mode operation thereof upon the commutation of the winding stages, and first and second conductors for supplying power, the method comprising the steps of: converting the voltages across the winding stages to digital form thereby to digitize the voltages; 0009a/RAP iad commutating the winding stages by selectively switching the winding stages to the supply conductors in at least one preselected sequence; eim poarily interrupting the commutating to leave the winding stages temporarily unpowered; switching the winding stages from a first connection arrangement to a second connection arrangement; sensing the digitized voltages while the winding stages are temporarily unpowered; and resuming the commutating beginning at a point in the sequence determined from the sensed digitized voltages. 28. The method as set forth in claim 27 wherein one of the first and second connection arrangements is a low speed connection arrangement and the other of the first and second connection arrangements is a higher speed connection o arrangement. 29. The method as set forth in claim 27 further comprising the a 0 o step of connecting all of the winding stages together, thereby braking the motor. 30. The method as set forth in claim 27 further comprising the 04 D6 steps of identifying the points in the sequence by values of an index, determining a value of the index as a first function of S a number represented by the sensed digitized voltages when the a4winding stages are temporarily unpowered and the preselected sequence is for clockwise rotation of the rotatable means and determining the value of the index as a second function of the number so represented when the preselected sequence is for counterclockwise rotation. 31. The method as set forth in claim 27 further comprising the steps of identifying the points in the sequence by values of an index and determining a value of the index as a function of the difference of first and second numbers represented by different instances of the sensed digitized voltages. 32. The method as set forth in claim 27 further the steps of repeating the sensing step while the winding stages are temporarily unpowered and determining the beginning point in the sequence as soon as a change occurs in any one of the sensed digitized voltages. 0009a/RAP A -i- o 0 oo *0 a 0 0 9 0 o 00 00 0) 0 09 0 0 0 00 Oe Do, o 0 0 ooo bl° 99 o 33. The method as set forth in claim 27 further comprising the steps of comparing the current from the supply conductors flowing in the winding stages of the electronically commutated motor with a predetermined level and upon the predetermined level being exceeded, causing the current to be reduced, and producing pulses at an adjustable rate for affecting the current as if the predetermined level were exceeded when the current is actually less than the predetermined level, so that the speed of the motor in the laundry apparatus is adjustable. 34. The method as set forth in claim 27 wherein said commutating leaves at least one of the winding stages unpowered at any one time and the method further comprises the steps of selecting the digitized voltage across the at least one unpowered winding stage depending on the point in the sequence and advancing in the sequence of commutation aftez complementary logic levels of the selected digitized voltage have occurred in a predetermined order. 35. The method as set forth in claim 34 wherein the step of advancing in the sequence of commutation is performed after a predetermined time period if the complementary logic levels of the selected digitized voltage have not occurred in the predetermined order during the predetermined time period. 36. The method as set forth in claim 27 wherein the converting step comprises generating a first logic level when the voltage across a respective winding stage exceeds a predetermined value and a second logic level when the voltage across it falls below the predetermined value, the digital form of the voltage across each respective winding stage comprising the logic levels so generated. 37. The method as set forth in claim 27 further comprising the step of causing the rotatable means to reverse in its direction of rotation by removing power from all of the winding stages, sensing the digitized voltages while the power is so removed, and commutating the winding stages in a second preselected sequence to rotate the rotatable means in the reverse direction only after a predetermined time period has elapsed subsequent to the last occurrence of a predetermined logic level in any of the digitized voltages. 000 %:a *1~ 38. The method as set forth in claim 27 further comprising the steps of selecting the washing mode and the spin mode, counting revolutions of the rotatable means in the washing mode by counting commutations, and reversing the rotatable means by commutating the winding stages in a second preselected sequence when the counting reaches a predetermined value. DATED this 19th day of December, 1991. GENERAL ELECTRIC COMPANY By Its Patent Attorneys, ARTHUR S. CAVE CO. a 9 4I 44 64 4 a S 644 RAP v C)^
AU35818/89A 1984-04-19 1989-05-30 Laundry apparatus and method of controlling such Ceased AU621116B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU35818/89A AU621116B2 (en) 1984-04-19 1989-05-30 Laundry apparatus and method of controlling such

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US06/602,163 US4540921A (en) 1984-04-19 1984-04-19 Laundry apparatus and method of controlling such
US602163 1984-04-19
AU35818/89A AU621116B2 (en) 1984-04-19 1989-05-30 Laundry apparatus and method of controlling such

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
AU41453/85A Division AU587377B2 (en) 1984-04-19 1985-04-19 Control system for an electronically commutated motor, electronically commutated motor system, laundry apparatus & methods for controlling same

Publications (2)

Publication Number Publication Date
AU3581889A AU3581889A (en) 1989-09-21
AU621116B2 true AU621116B2 (en) 1992-03-05

Family

ID=25623439

Family Applications (1)

Application Number Title Priority Date Filing Date
AU35818/89A Ceased AU621116B2 (en) 1984-04-19 1989-05-30 Laundry apparatus and method of controlling such

Country Status (1)

Country Link
AU (1) AU621116B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
AU659621B2 (en) * 1990-12-19 1995-05-25 Fisher & Paykel Appliances Limited Improvements in or relating to methods of and/or apparatus for electronically commutated motor control

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2966461B2 (en) * 1990-03-09 1999-10-25 株式会社日立製作所 Washing machine control device

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4162435A (en) * 1976-10-05 1979-07-24 General Electric Company Method and apparatus for electronically commutating a direct current motor without position sensors
US4270074A (en) * 1979-10-22 1981-05-26 The Singer Company Brushless DC motor control utilizing a ROM
US4415844A (en) * 1981-02-09 1983-11-15 Priam Digital motor speed controller

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4162435A (en) * 1976-10-05 1979-07-24 General Electric Company Method and apparatus for electronically commutating a direct current motor without position sensors
US4270074A (en) * 1979-10-22 1981-05-26 The Singer Company Brushless DC motor control utilizing a ROM
US4415844A (en) * 1981-02-09 1983-11-15 Priam Digital motor speed controller

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
AU659621B2 (en) * 1990-12-19 1995-05-25 Fisher & Paykel Appliances Limited Improvements in or relating to methods of and/or apparatus for electronically commutated motor control

Also Published As

Publication number Publication date
AU3581889A (en) 1989-09-21

Similar Documents

Publication Publication Date Title
US4540921A (en) Laundry apparatus and method of controlling such
US4642536A (en) Control system for an electronically commutated motor, method of controlling such, method of controlling an electronically commutated motor and laundry apparatus
US4636936A (en) Control system for an electronically commutated motor
US4654566A (en) Control system, method of operating an electronically commutated motor, and laundering apparatus
EP2162046B1 (en) Electric drive unit for a water-bearing domestic appliance
DE69836050T2 (en) Single-phase motor drive
US4642537A (en) Laundering apparatus
KR0140352B1 (en) Drive control apparatus for brushless dc motor and driving method therefor
US4528485A (en) Electronically commutated motor, method of operating such, control circuit, laundry machine and drive therefor
US4857814A (en) Electronic motor controls, laundry machines including such controls and/or methods of operating such controls
US5513058A (en) DC link circuit for an electronically commutated motor
EP0808010A2 (en) System and method for protecting a single phase motor from circulating currents
USRE37360E1 (en) Electronic motor controls, laundry machines including such controls and/or methods of operating such controls
EP0215827B1 (en) Circuit for controlling a brushless electric motor
EP1341297A2 (en) Control circuit for an electromotive drive, in particular a pump drive in a house appliance
AU621116B2 (en) Laundry apparatus and method of controlling such
CN103409967B (en) A kind of washing machine stirs the control method of clothing
DE102016114030A1 (en) Integrated circuit, driver circuit for a motor, motor assembly and equipment therewith
CN110022100A (en) Single-phase DC brushless motor and its control equipment and control method
DE102013109746A1 (en) METHOD AND DEVICE FOR DETERMINING THE ROTOR POSITION IN A WASHING MACHINE DRIVEN BY A PERMANENT MAGNETIC SYNCHRONOUS MOTOR
CA1293789C (en) Control system for an electronically commutated motor, electronically commutated motor system, laudry apparatus and methods for controlling same
CA1299647C (en) Control system for an electronically commutated motor, electronically commutated motor system, laundry apparatus and methods for controlling same
GB2581200A (en) Commutation timing derived from partial back-EMF measurements
DE102005052991A1 (en) Method and circuit arrangement for controlling the operation of an electric motor of an electrical device, in particular an electrical domestic appliance, as well as usable interface circuit arrangement
SU1418884A1 (en) Stepping electric drive