WO2007099903A1 - プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 - Google Patents
プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 Download PDFInfo
- Publication number
- WO2007099903A1 WO2007099903A1 PCT/JP2007/053506 JP2007053506W WO2007099903A1 WO 2007099903 A1 WO2007099903 A1 WO 2007099903A1 JP 2007053506 W JP2007053506 W JP 2007053506W WO 2007099903 A1 WO2007099903 A1 WO 2007099903A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- voltage
- discharge
- subfield
- period
- sustain
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/2007—Display of intermediate tones
- G09G3/2018—Display of intermediate tones by time modulation using two or more time intervals
- G09G3/2022—Display of intermediate tones by time modulation using two or more time intervals using sub-frames
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
- G09G3/288—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
- G09G3/291—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes
- G09G3/292—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes for reset discharge, priming discharge or erase discharge occurring in a phase other than addressing
- G09G3/2927—Details of initialising
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
- G09G3/288—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
- G09G3/291—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes
- G09G3/294—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes for lighting or sustain discharge
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/06—Details of flat display driving waveforms
- G09G2310/066—Waveforms comprising a gently increasing or decreasing portion, e.g. ramp
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
- G09G3/288—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
- G09G3/296—Driving circuits for producing the waveforms applied to the driving electrodes
Definitions
- the present invention relates to a plasma display panel driving method and a plasma display device.
- the present invention relates to a plasma display panel driving method and a plasma display device used for a wall-mounted television or a large monitor.
- a typical AC surface discharge type panel as a plasma display panel (hereinafter abbreviated as “panel”) has a large number of discharge cells formed between a front plate and a back plate arranged opposite to each other. Yes.
- a plurality of pairs of display electrodes consisting of a pair of scan electrodes and sustain electrodes are formed on the front glass substrate in parallel with each other, and a dielectric layer and a protective layer are formed so as to cover the display electrode pairs.
- the back plate is formed with a plurality of parallel data electrodes on the back glass substrate, a dielectric layer so as to cover them, and a plurality of partition walls formed in parallel with the data electrodes on the back side glass substrate.
- a phosphor layer is formed on the surface and the side surfaces of the barrier ribs. Then, the front plate and the back plate are arranged opposite each other and sealed so that the display electrode pair and the data electrode are three-dimensionally crossed, and a discharge gas containing, for example, 5% xenon in a partial pressure ratio is sealed in the internal discharge space. Being sung.
- a discharge cell is formed in a portion where the display electrode pair and the data electrode face each other. In a panel having such a configuration, ultraviolet rays are generated by gas discharge in each discharge cell, and phosphors of red (R), green (G) and blue (B) colors are excited and emitted by the ultraviolet rays. Display.
- a subfield method that is, a method of dividing a field period into a plurality of subfields and performing gradation display by combining subfields to emit light is generally used. It is.
- Each subfield has an initialization period, an address period, and a sustain period.
- an initialization discharge is generated, and wall charges necessary for the subsequent address operation are formed on each electrode.
- address discharge is selectively generated in the discharge cells to be displayed to form wall charges.
- a sustain pulse is alternately applied to the display electrode pair consisting of the scanning electrode and the sustain electrode, and a sustain discharge is generated in the discharge cell that has caused the address discharge, and the phosphor layer of the corresponding discharge cell emits light.
- the initializing discharge is performed using a slowly changing voltage waveform, and further the initializing discharge is selectively performed on the discharge cells that have undergone the sustain discharge, so that A novel driving method is disclosed in which light emission not related to display is minimized and the contrast ratio is improved.
- an initializing operation for all cells that discharges all the discharge cells during the initializing period of one subfield is performed, and initializing of the other subfields is performed.
- selective initialization is performed to initialize only the discharge cells that have undergone sustain discharge.
- light emission not related to display is only light emission accompanying discharge in the all-cell initialization operation, and image display with high contrast is possible (for example, see Patent Document 1).
- the luminance of the black display region that changes depending on the light emission not related to the image display is only weak light emission in the all-cell initialization operation, and the contrast is high and the image display is high. It becomes possible.
- Patent Document 1 Japanese Patent Laid-Open No. 2000-242224
- the present invention generates a stable address discharge without increasing the voltage necessary for generating the address discharge even in a large screen 'high brightness panel, and drives a panel with good image display quality.
- Methods and plasma display devices are provided.
- the present invention is a panel driving method including a plurality of discharge cells each having a display electrode pair including a scan electrode and a sustain electrode, and includes an initialization period in which a gradually decreasing ramp waveform voltage is applied to the scan electrode.
- the display pulse is applied by applying a scan pulse voltage to the scan electrode and the address discharge is generated in the discharge cell, and the sustain pulse voltage corresponding to the luminance weight is displayed alternately.
- a plurality of subfields each having a sustain period for generating A step of setting the voltage to be lower than the lowest voltage of the falling ramp waveform voltage in the subfield having the largest luminance weight.
- the lowest ramp waveform voltage in the subfield having the largest luminance weight is set to be higher than the scan pulse voltage in the subfield. Hope to do.
- At least the luminance weight is the second smallest, and the lowest falling waveform voltage in the subfield has the lowest falling voltage in the subfield having the largest luminance weight. It is desirable to set it to be lower than the lowest waveform voltage.
- an all-cell initialization subfield that generates an initialization discharge for all discharge cells that perform image display in the initialization period within one field period;
- a selective initializing subfield that selectively generates initializing discharge in a discharge cell that has generated a sustain discharge in the immediately preceding subfield is provided. It is desirable that the luminance weight is the largest, and that the subfield is a selective initialization subfield.
- the plasma display device of the present invention includes a panel including a plurality of discharge cells each having a display electrode pair including a scan electrode and a sustain electrode, and an initialization for applying a slowly decreasing ramp waveform voltage to the scan electrode.
- Period an address period in which an address discharge is generated in the discharge cell, and a sustain period in which a sustain discharge is generated in a selected discharge cell by alternately applying a sustain pulse voltage corresponding to the luminance weight to the display electrode pair.
- a driving circuit for driving the panel by providing a plurality of subfields within one field period.
- the driving circuit has the lowest luminance weight, the lowest falling waveform voltage in the subfield, and the voltage with the luminance weight.
- the panel is driven to be lower than the lowest voltage of the falling ramp waveform voltage in the subfield having the largest.
- FIG. 1 is an exploded perspective view showing a structure of a panel according to Embodiment 1 of the present invention.
- FIG. 2 is an electrode array diagram of the panel in accordance with the first exemplary embodiment of the present invention.
- FIG. 3 is a circuit block diagram of the plasma display device in accordance with the first exemplary embodiment of the present invention.
- FIG. 4 is a waveform diagram of drive voltage applied to each electrode of the panel in accordance with the first exemplary embodiment of the present invention.
- FIG. 5 is a diagram showing a subfield configuration in the first embodiment of the present invention.
- FIG. 6 is a diagram showing drive voltage waveforms applied to the data electrodes and scan electrodes and voltage changes between the data electrodes and scan electrodes in the first embodiment of the present invention.
- FIG. 7 is a diagram showing an example of drive voltage waveforms applied to data electrodes and scan electrodes and voltage changes between data electrodes and scan electrodes in the first embodiment of the present invention.
- FIG. 8 is a diagram showing another example of the drive voltage waveform applied to the data electrode and the scan electrode and the voltage change between the data electrode and the scan electrode in the first embodiment of the present invention.
- FIG. 9 is a diagram showing a drive voltage waveform applied to the data electrode and the scan electrode in the first embodiment of the present invention, and still another example of a voltage change between the data electrode and the scan electrode.
- FIG. 10A is a diagram showing a relationship between a subfield for switching initialization voltage Vi4 and scanning pulse voltage in the first exemplary embodiment of the present invention.
- FIG. 10B is a diagram showing the relationship between the subfield for switching the initialization voltage Vi4 and the write pulse voltage in Embodiment 1 of the present invention.
- FIG. 11 is a circuit diagram of a scan electrode driving circuit according to the first embodiment of the present invention.
- FIG. 12 is a timing chart for explaining an example of the operation of the scan electrode driving circuit in the all-cell initializing period in the first embodiment of the present invention.
- FIG. 13 is a timing chart for explaining another example of the operation of the scan electrode driving circuit in the all-cell initializing period in the first embodiment of the present invention.
- FIG. 14 is a diagram showing a subfield configuration in the second embodiment of the present invention. Explanation of symbols
- FIG. 1 is an exploded perspective view showing the structure of panel 10 in accordance with the first exemplary embodiment of the present invention.
- a plurality of display electrode pairs 28 including scan electrodes 22 and sustain electrodes 23 are formed on the glass front plate 21 .
- a dielectric layer 24 is formed so as to cover the scan electrode 22 and the sustain electrode 23, and a protective layer 25 is formed on the dielectric layer 24.
- a plurality of data electrodes 32 are formed on the back plate 31, a dielectric layer 33 is formed so as to cover the data electrodes 32, and a grid-like partition wall 34 is formed thereon.
- a phosphor layer 35 that emits light of each color of red (R), green (G), and blue (B) is provided.
- the front plate 21 and the back plate 31 are arranged to face each other so that the display electrode pair 28 and the data electrode 32 cross each other with a minute discharge space interposed therebetween, and the outer peripheral portion thereof is sealed with glass frit or the like. Sealed with material.
- a mixed gas of neon and xenon is sealed as a discharge gas.
- a discharge gas with a xenon partial pressure of 10% is used to improve luminance.
- the discharge space is divided into a plurality of sections by a partition wall 34, and a discharge cell is formed at a portion where the display electrode pair 28 and the data electrode 32 intersect. These discharge cells discharge and emit light, and an image is displayed.
- the structure of the panel is not limited to that described above, and may include, for example, a stripe-shaped partition wall.
- FIG. 2 is an electrode array diagram of panel 10 in accordance with the first exemplary embodiment of the present invention.
- n scan electrodes SCl to SCn scan electrode 22 in FIG. 1
- n sustain electrodes SU1 to SUn sustain electrode 23 in FIG. 1
- m days Data electrodes Dl to Dm (data electrode 32 in FIG. 1) are arranged.
- m X n discharge cells are formed in the discharge space.
- scan electrode SCi and sustain electrode SUi are formed in parallel with each other, scan electrodes SCl to SCn and sustain electrodes SU1 to SUn There is a large interelectrode capacitance Cp.
- FIG. 3 is a circuit block diagram of plasma display device 1 in the first exemplary embodiment of the present invention.
- the plasma display device 1 includes a panel 10, an image signal processing circuit 51, a data electrode drive circuit 52, a scan electrode drive circuit 53, a sustain electrode drive circuit 54, a timing generation circuit 55, and a power source that supplies power necessary for each circuit block.
- a circuit (not shown) is provided.
- the image signal processing circuit 51 converts the input image signal sig into image data indicating light emission / non-light emission for each subfield.
- the data electrode driving circuit 52 converts the image data for each subfield into signals corresponding to the data electrodes D1 to Dm, and drives the data electrodes D1 to Dm.
- the timing generation circuit 55 generates various timing signals for controlling the operation of each circuit block based on the horizontal synchronization signal H and the vertical synchronization signal V, and supplies them to the respective circuit blocks.
- Scan electrode driving circuit 53 has sustain pulse generating circuit 100 for generating sustain pulses to be applied to scan electrodes SCl to SCn during the sustain period, and each scan electrode SC 1 to SCn is based on the timing signal. Are each driven.
- Sustain electrode drive circuit 54 includes a circuit that applies voltage Vel to sustain electrodes SUl to SUn during the initialization period, and a sustain pulse generation circuit 200 that generates sustain pulses to be applied to sustain electrodes SUl to SUn during the sustain period. And sustain electrodes SUl to SUn are driven based on the timing signal.
- Plasma display device 1 performs gradation display by subfield method, that is, by dividing one field period into a plurality of subfields and controlling light emission / non-light emission of each discharge cell for each subfield.
- Each subfield has an initialization period and a writing period. And have a maintenance period.
- the initializing operation includes an initializing operation for generating an initializing discharge in all discharge cells (hereinafter abbreviated as “all-cell initializing operation”), and an initializing discharge in a discharge cell that has undergone sustain discharge.
- Selective initialization operation In the address period, address discharge is selectively generated in the discharge cells to emit light to form wall charges. In the sustain period, the number of sustain pulses proportional to the luminance weight is alternately applied to the display electrode pairs, and the sustain discharge is generated in the discharge cells that have generated the address discharge to emit light. The proportional constant at this time is called luminance magnification.
- luminance magnification The details of the subfield configuration will be described later. Here, the drive voltage waveform and its operation in the subfield will be described.
- FIG. 4 is a waveform diagram of drive voltage applied to each electrode of panel 10 in Embodiment 1 of the present invention.
- FIG. 4 shows a subfield for performing an all-cell initialization operation and a subfield for performing a selective initialization operation.
- O (V) is applied to the data electrodes D1 to Dm and the sustain electrodes SU1 to SUn, respectively, and the scan electrodes SCl to SCn start to discharge with respect to the sustain electrodes SU1 to SUn.
- a ramp waveform voltage (hereinafter referred to as “up-ramp waveform voltage”) that gradually rises from the voltage Vil below the voltage toward the voltage Vi2 exceeding the discharge start voltage is applied. While this ramp waveform voltage rises, a weak initializing discharge occurs between scan electrodes SCl to SCn, sustain electrodes SUl to SUn, and data electrodes D1 to Dm.
- Negative wall voltage is accumulated on scan electrodes SC1 to SCn, and positive wall voltage is accumulated on data electrodes Dl to Dm and sustain electrodes SUl to SUn.
- the wall voltage above the electrode represents a voltage generated by wall charges accumulated on the dielectric layer covering the electrode, the protective layer, the phosphor layer, and the like.
- a weak initializing discharge occurs between the scan electrodes SCl to SCn, the sustain electrodes SU1 to SUn, and the data electrodes D1 to Dm.
- the negative wall voltage above the scan electrodes SCl to SCn and the positive wall voltage above the sustain electrodes SUl to SUn are weakened, and the positive wall voltage above the data electrodes Dl to Dm is adjusted to a value suitable for the write operation. Is done.
- the all-cell initializing operation for performing initializing discharge on all the discharge cells is completed.
- the initializing discharge generated by applying the down-ramp waveform voltage to scan electrodes SCl to SCn has a function of weakening the wall voltage above data electrodes Dl to Dm. Therefore, the wall voltage at the top of the data electrodes D1 to Dm changes according to the voltage value of the down-ramp waveform voltage !, the initialization voltage Vi4, and the wall voltage decreases as the initialization voltage Vi4 is increased.
- the weakening function weakens and the wall voltage above the data electrodes Dl to Dm increases, and when the voltage value of the initialization voltage Vi4 is lowered, the wall voltage weakens and the wall voltage above the data electrodes Dl to Dm decreases.
- the voltage value of the initialization voltage Vi4 is switched between two different voltage values according to the luminance weight.
- the higher voltage value is referred to as Vi4H
- the lower voltage value is referred to as Vi4L. Details of this operation will be described later.
- voltage Ve2 is applied to sustain electrodes SU1 to SUn, and voltage Vc is applied to scan electrodes SCl to SCn.
- the voltage difference at the intersection between the data electrode Dk and the scan electrode SC 1 is the difference between the wall voltage on the data electrode Dk and the wall voltage on the scan electrode SC1.
- an address discharge occurs between data electrode Dk and scan electrode SC1 and between sustain electrode SU1 and scan electrode SC1, a positive wall voltage is accumulated on scan electrode SC1, and a negative voltage is applied on sustain electrode SU1. Wall voltage is accumulated, and negative wall voltage is also accumulated on the data electrode Dk.
- a negative wall voltage is accumulated on scan electrode SCi, and a positive wall voltage is accumulated on sustain electrode SUi.
- a positive wall voltage is accumulated on the data electrode Dk.
- a positive wall voltage on the data electrode Dk is given by giving a so-called narrow pulse-shaped voltage difference! A part or all of the wall voltage on scan electrode SCi and sustain electrode SUi is erased while leaving Specifically, after sustain electrodes SU1 to SUn are returned to-(O), sustain pulse voltage Vs is applied to scan electrodes SC1 to SCn. Then, sustaining the discharge cell that caused the sustain discharge A sustain discharge occurs between electrode SUi and scan electrode SCi. And before this discharge converges, that is, the charged particles generated by the discharge remain sufficiently in the discharge space! / Maintenance electrode while talking
- a voltage of ⁇ 61 is applied to 3111 to 31111.
- the voltage difference between the sustain electrode SUi and the scan electrode SCi is reduced to the extent of (Vs ⁇ Vel).
- the wall voltage between the scan electrodes SCl to SCn and the sustain electrodes SUl to SUn is the difference between the voltages applied to each electrode (Vs -Vel) It is weakened to the extent of.
- the selective initializing operation is an operation in which initializing discharge is selectively performed on the discharge cells that have been maintained in the sustain period of the immediately preceding subfield.
- the initializing discharge generated by applying the down-ramp waveform voltage to scan electrodes SCl to SCn has a function of weakening the wall voltage above data electrodes Dl to Dm. Therefore, the wall voltage at the top of the data electrodes D1 to Dm changes according to the lowest down-ramp waveform voltage and the voltage value of the initialization voltage Vi4.
- the wall voltage at the top of the data electrodes Dl to Dm increases and the initialization voltage Vi4
- the wall voltage value of is lowered the wall voltage is weakened and the wall voltage above the data electrodes Dl to Dm is lowered.
- the voltage value of the initialization voltage Vi4 is set to two different voltage values, that is, the voltage value is increased according to the luminance weight. It is configured to switch between Vi4H on the other side and lower voltage value!
- the operation in the subsequent address period is the same as the operation in the address period of the subfield in which the all-cell initializing operation is performed, and thus description thereof is omitted.
- the operation in the subsequent sustain period is the same except for the number of sustain pulses.
- FIG. 5 is a diagram showing a subfield configuration in Embodiment 1 of the present invention.
- Figure 5 shows a schematic representation of the drive waveform between one field in the subfield method.
- the drive waveform in each subfield is equivalent to the drive waveform in Figure 4.
- one field is divided into 10 subfields (first SF, second SF,.
- the number of sustain pulses obtained by multiplying the brightness weight of each subfield by a predetermined brightness magnification is applied to each display electrode pair.
- Embodiment 1 all-cell initialization operation is performed in the initialization period of the first SF, and selective initialization operation is performed in the initialization period of the second SF to the tenth SF.
- the number of subfields and the luminance weight of each subfield are not limited to the above values.
- the subfield configuration may be switched based on an image signal or the like.
- the luminance weight is the smallest! /
- the lowest ramp voltage value of the down-ramp waveform voltage in the subfield is the largest
- the subfield Stable address discharge can be achieved by setting the voltage so that it is lower than the lowest voltage value of the down-ramp waveform voltage.
- the first SF with the smallest luminance weight and the luminance next to it is Vi4L
- the initialization voltage Vi4 of the down-ramp waveform voltage in the second SF with the small weight is Vi4L
- the initialization voltage Vi4 of the down-ramp waveform voltage in the other third SF to 10th SF is Vi4H higher than Vi4L.
- FIG. 6 shows a driving voltage waveform applied to data electrode 32 and scan electrode 22 in Embodiment 1 of the present invention, and a potential difference between data electrode 32 and scan electrode 22, that is, (applied to data electrode).
- FIG. 6 is a diagram showing (drive voltage waveform applied to scan electrodes).
- the initialization voltage Vi4 is set to the voltage value Vi4H
- the amplitude of the negative scanning pulse voltage Va (Vc ⁇ Va) is a voltage value (the value of the negative voltage Vi4H viewed from the positive voltage Vc ( Vc—Vi4H) is larger by the voltage value Vset2
- Vc-Va the amplitude (Vc-Va) of the scan pulse voltage
- the voltage applied to the data electrode 32 is O (V)
- the voltage applied to the scan electrode 22 is Vi4H. Therefore, the potential difference between the data electrode 32 and the scan electrode 22 is equal to (one Vi4H).
- the voltage obtained by adding the wall voltage to this potential difference is almost equal to the discharge start voltage. This is also clear from the fact that a weak initializing discharge was generated between the data electrode 32 and the scan electrode 22 in the initializing period up to time tA. Therefore, the potential difference ( ⁇ Vi4H) between the data electrode 32 and the scan electrode 22 is a marginal potential difference (hereinafter, this potential difference is referred to as “discharge minimum voltage”).
- the potential difference between the data electrode 32 and the scanning electrode 22 is less than the minimum discharge voltage (one Vi4H) by a predetermined potential difference (hereinafter referred to as "Vi4H”).
- This potential difference is referred to as the “discharge stable voltage”). It must be higher by VA and must exceed the voltage. That is,
- the potential difference between the data electrode 32 and the scan electrode 22 is (Vd ⁇ Vc).
- the potential difference between the data electrode 32 and the scan electrode 22 must be lower than the lowest discharge voltage (one Vi4H) so that unnecessary discharge does not occur. That is, Vd-Vc ⁇ -Vi4H
- the wall charge may decrease due to the influence of the blooming, and an apparent dark current may flow to decrease the wall voltage.
- the ratio of the discharge cells that cause light emission to the total discharge cells hereinafter referred to as “lighting rate”
- the time during which the address pulse voltage Vd is applied to the data electrode 32 becomes longer.
- the time to flow also becomes longer. Therefore, in order to suppress this decrease in wall charge, it is necessary to reduce the dark current itself. Therefore, even when the write pulse voltage Vd is applied to the data electrode 32, the potential difference between the data electrode 32 and the scan electrode 22 is more than the minimum discharge voltage (-V14H).
- Unwritten voltage ”) VB must be low and voltage. That is,
- FIG. 7 shows drive voltage waveforms applied to data electrode 32 and scan electrode 22 when first SF in Embodiment 1 of the present invention is easier to discharge than second SF, and data electrode 32 and scan electrode 22 It is the figure which showed an example of the potential difference between.
- the first SF is easier to discharge than the second SF, so the stable discharge voltage VA (1) required to generate a stable write discharge in the first SF is the stable discharge voltage VA in the second SF. (1) is the undischarged voltage VB of the second SF. B is larger than (2).
- VA (1) ⁇ VA (2), VB (1)> VB (2)
- the write pulse voltage Vd (l) in the first SF can be set lower than the write pulse voltage Vd (2) in the second SF.
- Vd the write pulse voltage
- the write pulse voltage of Vd is set to Vd (2).
- FIG. 8 shows the drive voltage waveforms applied to data electrode 32 and scan electrode 22 when first SF is more likely to be discharged than second SF in Embodiment 1 of the present invention, and data electrode 32 and scanning electrode 22. It is the figure which showed an example of the voltage change between. In this case, since the amplitude Vscn of the scan pulse voltage becomes (Vc (l) -Va) and increases, the drive power increases and the cost increases such as improving the withstand voltage of the components used in the drive circuit. May lead to.
- Vset2 (1) in the first SF is set to a small value so that the initialization voltage Vi4 becomes the voltage Vi4L. This makes it possible to set the write pulse voltage Vd small without changing the potential Vc of the scan electrode 22.
- FIG. 9 shows drive voltage waveforms applied to data electrode 32 and scan electrode 22 when first SF in Embodiment 1 of the present invention is easier to discharge than second SF, and data electrode 32 and scan electrode 22. It is the figure which showed the further another example of the voltage change between these.
- Vset2 (l) Vset2 (2)
- VA (2) -VA (1) Vset2 (2) Vset2 (l) (Equation 7) If Vset2 (l) is set so that
- Vd (l) Vd (2)
- Vset2 (l) Vset2 (2)
- Vset2 (l) is set so that
- Vscn (l) Vscn (2), and as shown in FIG. 9, both the amplitude Vd of the write pulse voltage and the amplitude Vscn of the scan pulse voltage can be reduced.
- the voltage settings of the address pulse voltage Vd and the scan pulse voltage Va are not changed! / In some cases, the drive margin is increased and the address discharge can be further stabilized.
- the address pulse voltage Vd and the scan pulse voltage amplitude Vscn must be set to the highest value in the subfield.
- Vd the amplitude of the scan pulse voltage Vscn must be set higher accordingly
- the voltage of Vset2 is adjusted according to the ease of discharge to align the discharge ease of each subfield.
- the write pulse voltage Vd and scan pulse voltage amplitude Vscn that are actually applied can be set to the minimum.
- the first SF is an all-cell initializing subfield and sufficient priming is supplied during the writing period of the first SF, the first SF is the sub-cell where discharge is most likely to occur. Considered a field. Therefore, for the reasons described above, it is considered that the write pulse voltage Vd and the scan pulse voltage Va can be set low by setting Vset2 small in such a subfield.
- the initialization voltage Vi4 is switched between Vi4L and Vi4H higher than Vi4L by switching Vset2 according to the luminance weight of the subfield, and stable writing is performed. Is realized.
- the initialization voltage Vi4 is lowered by setting Vset2 to O (V) as shown in FIG. Make the down-ramp waveform voltage deep and lengthen the discharge period of the initializing discharge.
- the wall voltage is lowered by strengthening the wall voltage above the data electrodes Dl to Dm, and the wall charge of the selected discharge cell of the lameness is reduced and stable address operation is achieved. To be done.
- Vset2 is set to a predetermined voltage (in the first embodiment, 10 (V)) as shown in FIG.
- V a predetermined voltage
- the subfield in which the voltage of the initialization voltage Vi4 is Vi4L is the first SF, the second SF, and the voltage of the initialization voltage Vi4 is Vi4H. The reason why the 3rd to 10th SFs are selected will be explained.
- the present inventor examines in which subfield Vset2 should be set low, that is, what subfield configuration should be used in order to optimally switch the initialization voltage Vi4. Therefore, an experiment was conducted to examine the scan pulse voltage Va and the write pulse voltage Vd necessary for stable writing while changing the subfield for switching the initialization voltage Vi4.
- 1 field is divided into 10 subfields (1st SF to 10th SF), and each sub-finored is set to (1, 2, 3, 6, 11, 18, 30, 44, 60, 80) luminance weight.
- Vi4L is set equal to the scan pulse voltage Va
- Vset2 a predetermined voltage (10 (V) in the first embodiment)
- Vi4H is set higher than Vi4L. The voltage was 10 (V) higher.
- FIGS. 10A and 10B are diagrams summarizing the results of this experiment, showing the relationship between the subfield for switching the initialization voltage Vi4, the scan pulse voltage Va, and the write pulse voltage Vd.
- the horizontal axis represents the initialization voltage Vi4 switching subfield
- the vertical axis in FIG. 10A represents the scan pulse voltage Va
- the vertical axis in FIG. 10B represents the write pulse voltage Vd.
- the initialization voltage Vi4 switching subfield here represents a subfield for switching the initialization voltage Vi4 from Vi4L to Vi4H.
- “2” in the initialization voltage Vi4 switching subfield indicates that the initialization voltage Vi4 is Vi4L in the first SF and the second SF, and the initialization voltage Vi4 is Vi4H in the third SF to 10th SF.
- the initialization voltage Vi4 switching subfield is “0” (initialization voltage Vi4 is set to Vi4H in all subfields), and “1” and “2” provide stable write operation.
- the scan pulse voltage Va required for the operation hardly changes.
- the initialization voltage Vi4 switching subfield is increased, the scan pulse voltage Va required for stable write operation gradually increases.
- the initialization voltage Vi4 switching subfield “10” initialization voltage Vi4 is set to Vi4L in all subfields
- stable write operation is performed for the initialization voltage Vi4 switching subfield “2”.
- the scan pulse voltage Va required for this is about 20 (V).
- the address pulse voltage Vd necessary for generating a stable address discharge is approximately 1 1 (V ) Go down.
- the address pulse voltage Vd required to generate a stable address discharge is hardly changed even if the initialization voltage Vi4 switching subfield is increased thereafter.
- Vi4L is set to a voltage equal to the scanning noise voltage Va
- V14H is set to a voltage 10 (V) higher than Vi4L
- the initialization voltage Vi4 switching subfield is set to “ 2 '', that is, the first SF and the luminance weight which are the subfields with the smallest luminance weight.
- the initialization voltage Vi4 is Vi4L
- the initialization voltage Vi4 is Vi4H.
- the scan pulse voltage Va and the write pulse voltage Vd required for stable writing are reduced.
- the scan pulse voltage Va actually applied to the scanning electrodes SCl to SCn and the write pulse voltage Vd actually applied to the data electrodes Dl to Dm are the scan pulses necessary for stable writing. Relative to voltage Va and write pulse voltage Vd, stable writing can be realized.
- the first embodiment does not limit Vi4L, Vi4H, initialization voltage Vi4 switching subfield, subfield configuration, etc. to the above values, but panel characteristics, plasma display device specifications, etc. It is desirable to set the optimal value according to
- FIG. 11 is a circuit diagram of scan electrode drive circuit 53 according to Embodiment 1 of the present invention.
- Scan electrode driving circuit 53 includes sustain pulse generating circuit 100 for generating a sustain pulse, initialization waveform generating circuit 300 for generating an initialization waveform, and scan pulse generating circuit 400 for generating a scan pulse.
- Sustain pulse generation circuit 100 includes a power recovery circuit 110 for recovering and reusing power when driving scan electrode 22, and a switching element SW1 for clamping scan electrode 22 to voltage Vs. And a switching element SW 2 for clamping the scan electrode 22 to O (V).
- the initialization waveform generation circuit 300 includes Miller integration circuits 310 and 320, and performs the initialization described above. A waveform is generated and the initialization voltage Vi4 is controlled in the all-cell initialization operation.
- Miller integrating circuit 310 has FET1, capacitor C1, and resistor R1, and generates an up-ramp waveform voltage that gradually rises in a ramp shape up to voltage Vi2.
- Miller integrating circuit 320 has FET2, capacitor C2, and resistor R2, and generates a down-ramp waveform voltage that slowly decreases in a ramp shape to a predetermined initialization voltage Vi4.
- the input terminals of Miller integrating circuits 310 and 320 are shown as input terminal IN1 and input terminal IN2.
- a Miller integration circuit using a FET that is practical and has a relatively simple configuration is employed as the initialization waveform generation circuit 300.
- the configuration is not limited to this configuration. Any circuit can be used as long as it can generate an up-ramp waveform voltage and a down-ramp waveform voltage.
- Scan pulse generation circuit 400 includes switching elements S31 and S32, and ScanIC.
- Main energization line stain pulse generation circuit 100, initialization waveform generation circuit 300, and scan pulse generation circuit 400 are connected in common.
- the voltage applied to the energization line shown by the broken line in the drawing
- the voltage obtained by superimposing the voltage Vscn on the voltage of the main energization line are selected and applied to the scan electrode.
- the main conduction line voltage is maintained at the negative voltage Va, and the negative voltage Va input to the ScanIC and the voltage Vc obtained by superimposing the voltage Vscn on the negative voltage Va are switched and output.
- the negative scanning pulse voltage Va described above is generated.
- Scan pulse generating circuit 400 outputs the voltage waveform of sustain pulse generating circuit 100 as it is during the sustain period.
- the switching element and the ScanIC described above use element power such as a generally known MOSFET that performs a switching operation, and switching is controlled based on a timing signal output from the timing generation circuit 55.
- Scan electrode drive circuit 53 includes AND gate AG that performs a logical product operation, and comparator CP that compares the magnitudes of input signals input to two input terminals.
- the comparator CP compares the voltage (Va + Vset2) with the voltage Vset2 superimposed on the voltage Va and the voltage of the main conduction line, and if the voltage of the main conduction line is higher, it will indicate “0”. Otherwise, “1” is output.
- Two input signals, that is, an output signal CEL1 of the comparator CP and a switching signal CEL2 are input to the AND gate AG.
- the switching signal CEL2 for example, timing generation A timing signal output from the circuit 55 can be used.
- the AND gate AG outputs “1” if any of the input signals is “1”, and outputs “0” otherwise.
- the output of the AND gate AG is input to the scan pulse generation circuit 400.
- the scan pulse generation circuit 400 outputs the voltage of the main energizing line if the output of the AND gate AG is “0”, and the output power “l” of the AND gate AG. If so, a voltage with the voltage Vscn superimposed on the voltage of the main conduction line is output.
- initialization waveform generation circuit 300 Next, the operation of initialization waveform generation circuit 300 will be described. First, the operation when rubbing the initialization voltage Vi4 to Vi4U will be described using FIG. 12, and then the operation when the initialization voltage Vi4 is set to Vi4H will be explained using FIG. In FIGS. 12 and 13, the all-cell initialization period is described. However, it is assumed that the down-ramp waveform voltage in the selective initialization period can be generated by the same operation as described here. 12 and 13, the drive voltage waveform for performing the all-cell initialization operation is divided into four periods indicated by periods T1 to T4, and each period will be described.
- the voltage Vil, the voltage Vi3, and the voltage Vi3 ' are all assumed to be equal to the voltage Vs
- the voltage Vi4L is assumed to be equal to the negative voltage Va
- the voltage Vi4H is superimposed on the negative voltage Va.
- the voltage is assumed that the voltage is equal to the voltage (Va + V set2). Therefore, the voltage Vi4H has a voltage value higher than the scan pulse voltage Va in the address period.
- the operation of turning on the switching element is turned on and the operation of turning off the switching element is represented as off.
- FIG. 12 is a timing chart for explaining an example of the operation of scan electrode driving circuit 53 in the all-cell initializing period in the first embodiment of the present invention.
- the switching signal CEL2 is maintained at “0” during the period T1 to the period T4, and the scan pulse generation circuit 400 starts the initialization waveform generation circuit 300.
- the voltage waveform is output as it is.
- switching element SW1 of sustain pulse generating circuit 100 is turned on. Then, the voltage Vs is applied to the scan electrode 22 via the switching element SW1. Thereafter, the switching element SW1 is turned off.
- input terminal INI of Miller integrating circuit 310 is set to “high level”. Specifically, for example, a voltage of 15 (V) is applied to the input terminal IN1. Then, a constant current flows from the resistor R1 to the capacitor C1, the source voltage of the FET1 rises in a ramp shape, and the output voltage of the scan electrode driving circuit 53 starts to rise in a ramp shape. This voltage increase continues while the input terminal IN 1 is “noise level”.
- the voltage Vs that is equal to or lower than the discharge start voltage (equal to voltage Vil, voltage Vi3, and voltage Vi3 'in the first embodiment) is gradually decreased toward voltage Vi2 that exceeds the discharge start voltage.
- a rising ramp waveform voltage that rises slightly is applied to the scan electrode 22.
- switching element SW1 of sustain pulse generating circuit 100 is turned on. As a result, the voltage of the scan electrode 22 decreases to the voltage Vs. Thereafter, the switching element SW1 is turned off.
- input terminal IN2 of Miller integrating circuit 320 is set to “high level”. Specifically, for example, a voltage of 15 (V) is applied to the input terminal IN2. Then, a constant current flows from the resistor R2 to the capacitor C2, the drain voltage of the FET2 decreases in a ramp shape, and the output voltage of the scan electrode drive circuit 53 starts to decrease in a ramp shape. Then, after the output voltage reaches the predetermined negative voltage Vi4, the input terminal IN2 is set to “low level”.
- the comparator CP compares the down-ramp waveform voltage (voltage of the main energization line) with the voltage (Va + Vset2) obtained by adding the voltage Vset2 to the voltage Va,
- the output signal from the CP switches from “0” to “1” at time t4 when the down-ramp waveform voltage becomes equal to or lower than the voltage (Va + Vset2).
- the switching signal CEL2 is maintained at “0” in the period T1 to the period T4, “0” is output from the AND gate AG. Therefore, the down-ramp waveform voltage is output as it is from the scan pulse generation circuit 400.
- the negative voltage V does not end immediately after the down-ramp waveform voltage has fallen to the negative voltage Va and immediately shifts to the subsequent address period.
- the period T4 is set so as to provide the period T4 ′ that is maintained at a, that is, the period T4 ′ in which the initialization waveform is maintained flat. This makes it easy to measure the minimum voltage of the down-ramp waveform voltage, and makes it easy to adjust the initialization voltage Vi4.
- the period T4 is set to an optimal value according to the characteristics of the force panel, the specifications of the plasma display device, and the ease of adjustment. desirable.
- the up-ramp waveform voltage that gently rises from the voltage Vil that is equal to or lower than the discharge start voltage to the voltage Vi2 that exceeds the discharge start voltage is applied to the scan electrode 22, and thereafter Apply a ramp waveform voltage that gradually decreases from voltage Vi3 to initialization voltage Vi4L.
- the voltage of the main energization line is maintained at the negative voltage Va in the subsequent writing period after the end of the initialization period.
- the output signal from the comparator CP is maintained at “1”.
- the switching signal CEL2 is set to “1”.
- both inputs of the AND gate AG become “1”, and “1” is output from the AND gate AG.
- the scan pulse generation circuit 400 outputs a voltage Vc in which the voltage Vscn is superimposed on the negative voltage Va.
- the switching signal CEL2 is set to “0” at the timing of generating the negative scan pulse voltage
- the output signal of the AND gate AG becomes “0” and the scan pulse is generated.
- the circuit 400 outputs a negative voltage Va. In this way, it is possible to generate a negative scanning pulse voltage during the writing period.
- FIG. 13 is a timing chart for explaining another example of the operation of scan electrode driving circuit 53 in the all-cell initializing period in the first embodiment of the present invention.
- the switching signal CEL2 is set to “1” during the period T1 to T4.
- the operations in the periods ⁇ 1 to ⁇ 3 are the same as those in the periods ⁇ 1 to ⁇ 3 shown in FIG. 12, and therefore, the period ⁇ 4 will be described here.
- input terminal ⁇ 2 of Miller integrating circuit 320 is set to “high level”. Specifically, for example, a voltage of 15 (V) is applied to input terminal ⁇ 2. Then, the resistor R2 A constant current flows toward the capacitor C2, the drain voltage of the FET2 decreases in a ramp shape, and the output voltage of the scanning electrode drive circuit 53 starts to decrease in a ramp shape. Then, after the output voltage reaches the predetermined negative voltage Vi4, the input terminal IN2 is set to “low level”.
- the comparator CP compares the down-ramp waveform voltage (voltage of the main energization line) with the voltage (Va + Vset2) obtained by adding the voltage Vset2 to the voltage Va,
- the output signal from the CP switches from “0” to “1” at time t4 when the down-ramp waveform voltage becomes equal to or lower than the voltage (Va + Vset2).
- the switching signal CEL2 is “1”
- both inputs of the AND gate AG are “1”
- “1” is output from the AND gate AG.
- the scan pulse generation circuit 400 outputs a voltage in which the voltage Vscn is superimposed on the down-ramp waveform voltage. Therefore, the minimum voltage in this down-ramp waveform voltage can be (Va + Vset2), that is, Vi4H.
- the scan electrode driving circuit 53 has a circuit configuration as shown in FIG. 11, so that the voltage Vset2 is gradually decreased only by setting the voltage Vset2 to a desired voltage value. It is possible to easily control the minimum voltage of the falling ramp waveform voltage, that is, the value of the initialization voltage Vi4.
- the down ramp waveform is different only in that the upward ramp waveform voltage is not generated in the selective initialization operation.
- the generation of the waveform voltage is the same as described above, and the initialization voltage Vi4 can be controlled in the same manner.
- FIG. 14 shows a subfield configuration according to the second embodiment of the present invention.
- Subfield configuration power in the second embodiment The difference from the subfield configuration in the first embodiment is that the initialization voltage Vi4 in the first SF is set to Vi4H.
- the initialization voltage Vi4 in the subsequent second SF to fourth SF is set to Vi4L, and the remaining sub-flows are set.
- the field initialization voltage Vi4 is Vi4H. This is due to the following reason.
- Effective means for realizing high image quality include high brightness and high gradation.
- the luminance can be increased by increasing the total number of sustain pulses in one field period, and the gradation can be increased by increasing the number of subfields in one field period.
- the ratio of the time used to drive panel 10 in one field period increases due to the increase in the number of sustain pulses and the increase in the number of subfields. For this reason, a period during which the drive is not performed, for example, a time interval from the end of the last subfield to the start of the first subfield of the continuing field is shortened.
- the present inventor has generated many sustain discharges in the sustain period of the immediately preceding subfield.
- the initializing discharge occurs earlier when the time interval from the end of the sustaining period to the initializing period of the following subfield is short. This is thought to be because a large amount of priming particles are generated by a large number of sustain discharges in the immediately preceding sustain period, and the initialization operation is continued with these priming particles remaining excessively.
- the initialization operation has a function of adjusting the wall charge so that the subsequent address discharge is normally generated. Therefore, it is necessary to generate an initializing discharge with an appropriate discharge intensity and an appropriate duration. However, if the initializing discharge occurs earlier, the initializing discharge duration will be increased by that amount, resulting in an initializing failure such as excessively weakening the wall voltage, and subsequent addressing discharge being disabled. There is a risk of stabilization.
- the initialization voltage Vi4 must be set so that the duration of the initialization discharge is too long.
- the total number of sustain pulses in one field period is increased in order to increase the brightness, or the number of subfields is increased in order to increase the gradation.
- the time interval from the end of the last subfield to the first SF The subfield structure in the case of being closed is shown.
- the initialization voltage Vi4 in the first SF is Vi4H
- the initialization voltage Vi4 in the second to fourth SFs is Vi4L!
- the force showing an example in which the initialization voltage Vi4 of the second SF to the fourth SF is Vi4L.
- the subfield up to and including Vi2L from the second SF depends on the plasma display device. It may be optimally set according to the specifications and panel characteristics.
- a force that sets the xenon partial pressure of the discharge gas to 10% may be set to a drive voltage corresponding to the panel even with other xenon partial pressures.
- Embodiments 1 and 2 of the present invention are merely examples, and are appropriately optimized according to the panel characteristics, the specifications of the plasma display device, and the like. It is desirable to set a correct value.
- the panel driving method and the plasma display device of the present invention generate a stable address discharge without increasing the voltage necessary to generate the address discharge even in a large screen 'high brightness panel'.
- the image display quality is useful as a panel driving method and a plasma display device.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Power Engineering (AREA)
- Plasma & Fusion (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Control Of Gas Discharge Display Tubes (AREA)
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/913,815 US8068069B2 (en) | 2006-02-28 | 2007-02-26 | Method of driving plasma display panel and plasma display apparatus |
CN2007800006523A CN101331531B (zh) | 2006-02-28 | 2007-02-26 | 等离子体显示面板的驱动方法及等离子体显示装置 |
EP07714938A EP1879168A4 (en) | 2006-02-28 | 2007-02-26 | DRIVE PROCESS FOR A PLASMA DISPLAY PANEL AND PLASMA DISPLAY DEVICE |
JP2007524112A JP4655090B2 (ja) | 2006-02-28 | 2007-02-26 | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2006051734 | 2006-02-28 | ||
JP2006-051734 | 2006-02-28 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2007099903A1 true WO2007099903A1 (ja) | 2007-09-07 |
Family
ID=38459010
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2007/053506 WO2007099903A1 (ja) | 2006-02-28 | 2007-02-26 | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 |
Country Status (6)
Country | Link |
---|---|
US (1) | US8068069B2 (ja) |
EP (1) | EP1879168A4 (ja) |
JP (1) | JP4655090B2 (ja) |
KR (1) | KR100917531B1 (ja) |
CN (1) | CN101331531B (ja) |
WO (1) | WO2007099903A1 (ja) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2008072458A1 (ja) * | 2006-12-13 | 2008-06-19 | Panasonic Corporation | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 |
WO2008084819A1 (ja) * | 2007-01-12 | 2008-07-17 | Panasonic Corporation | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 |
WO2008132840A1 (ja) * | 2007-04-25 | 2008-11-06 | Panasonic Corporation | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102113042A (zh) * | 2008-08-07 | 2011-06-29 | 松下电器产业株式会社 | 等离子显示装置和等离子显示面板的驱动方法 |
US20120169789A1 (en) * | 2009-09-11 | 2012-07-05 | Takahiko Origuchi | Method for driving plasma display panel and plasma display device |
JP5170319B2 (ja) * | 2009-10-13 | 2013-03-27 | パナソニック株式会社 | プラズマディスプレイ装置の駆動方法、プラズマディスプレイ装置およびプラズマディスプレイシステム |
JPWO2011074227A1 (ja) * | 2009-12-14 | 2013-04-25 | パナソニック株式会社 | プラズマディスプレイ装置の駆動方法、プラズマディスプレイ装置およびプラズマディスプレイシステム |
KR20130030813A (ko) * | 2010-08-02 | 2013-03-27 | 파나소닉 주식회사 | 플라스마 디스플레이 장치 및 플라스마 디스플레이 패널의 구동 방법 |
JPWO2012102043A1 (ja) * | 2011-01-28 | 2014-06-30 | パナソニック株式会社 | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 |
CN103201785A (zh) * | 2011-01-28 | 2013-07-10 | 松下电器产业株式会社 | 等离子显示面板的驱动方法以及等离子显示装置 |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006053564A (ja) * | 2004-08-11 | 2006-02-23 | Lg Electronics Inc | プラズマディスプレイ装置及びその駆動方法 |
JP2006235598A (ja) * | 2005-02-23 | 2006-09-07 | Lg Electronics Inc | プラズマディスプレイパネル、プラズマディスプレイ装置、プラズマディスプレイパネルの駆動装置及びプラズマディスプレイ装置の駆動方法 |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3733773B2 (ja) | 1999-02-22 | 2006-01-11 | 松下電器産業株式会社 | Ac型プラズマディスプレイパネルの駆動方法 |
KR100493615B1 (ko) * | 2002-04-04 | 2005-06-10 | 엘지전자 주식회사 | 플라즈마 디스플레이 패널의 구동방법 |
KR100570970B1 (ko) * | 2004-05-06 | 2006-04-14 | 엘지전자 주식회사 | 플라즈마 디스플레이 패널의 구동방법 |
US20060050024A1 (en) * | 2004-09-06 | 2006-03-09 | Kim Oe D | Plasma display apparatus and driving method thereof |
KR100705807B1 (ko) * | 2005-06-13 | 2007-04-09 | 엘지전자 주식회사 | 플라즈마 디스플레이 장치 및 그의 구동 방법 |
KR100771043B1 (ko) * | 2006-01-05 | 2007-10-29 | 엘지전자 주식회사 | 플라즈마 디스플레이 장치 |
-
2007
- 2007-02-26 EP EP07714938A patent/EP1879168A4/en not_active Withdrawn
- 2007-02-26 WO PCT/JP2007/053506 patent/WO2007099903A1/ja active Application Filing
- 2007-02-26 CN CN2007800006523A patent/CN101331531B/zh not_active Expired - Fee Related
- 2007-02-26 US US11/913,815 patent/US8068069B2/en not_active Expired - Fee Related
- 2007-02-26 JP JP2007524112A patent/JP4655090B2/ja not_active Expired - Fee Related
- 2007-02-26 KR KR1020077027869A patent/KR100917531B1/ko not_active IP Right Cessation
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006053564A (ja) * | 2004-08-11 | 2006-02-23 | Lg Electronics Inc | プラズマディスプレイ装置及びその駆動方法 |
JP2006235598A (ja) * | 2005-02-23 | 2006-09-07 | Lg Electronics Inc | プラズマディスプレイパネル、プラズマディスプレイ装置、プラズマディスプレイパネルの駆動装置及びプラズマディスプレイ装置の駆動方法 |
Non-Patent Citations (1)
Title |
---|
See also references of EP1879168A4 * |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2008072458A1 (ja) * | 2006-12-13 | 2008-06-19 | Panasonic Corporation | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 |
WO2008084819A1 (ja) * | 2007-01-12 | 2008-07-17 | Panasonic Corporation | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 |
US8294635B2 (en) | 2007-01-12 | 2012-10-23 | Panasonic Corporation | Plasma display device and driving method of plasma display panel |
WO2008132840A1 (ja) * | 2007-04-25 | 2008-11-06 | Panasonic Corporation | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 |
US8207913B2 (en) | 2007-04-25 | 2012-06-26 | Panasonic Corporation | Plasma display device and method for controlling an amplitude of a waveform used for driving a plasma display panel based on temperature |
Also Published As
Publication number | Publication date |
---|---|
JP4655090B2 (ja) | 2011-03-23 |
EP1879168A4 (en) | 2009-12-02 |
CN101331531B (zh) | 2011-02-09 |
JPWO2007099903A1 (ja) | 2009-07-16 |
KR100917531B1 (ko) | 2009-09-16 |
US20090091514A1 (en) | 2009-04-09 |
US8068069B2 (en) | 2011-11-29 |
CN101331531A (zh) | 2008-12-24 |
EP1879168A1 (en) | 2008-01-16 |
KR20080011306A (ko) | 2008-02-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4655090B2 (ja) | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 | |
JP4530048B2 (ja) | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 | |
WO2007094294A1 (ja) | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 | |
JP4655150B2 (ja) | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 | |
JP4816728B2 (ja) | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 | |
JP4530047B2 (ja) | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 | |
US7808452B2 (en) | Plasma display panel driving method and plasma display device | |
JP5104757B2 (ja) | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 | |
JP2006171758A (ja) | プラズマディスプレイ装置及びその駆動方法 | |
JP5093105B2 (ja) | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 | |
JP5251971B2 (ja) | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 | |
WO2007094293A1 (ja) | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 | |
JP2010266648A (ja) | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 | |
JP2009236990A (ja) | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 | |
JP2009236989A (ja) | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 | |
WO2012017633A1 (ja) | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 | |
WO2011052219A1 (ja) | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 | |
JP2010266649A (ja) | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 | |
JP2010266650A (ja) | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 | |
JP2011022259A (ja) | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 | |
JP2009163021A (ja) | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200780000652.3 Country of ref document: CN |
|
ENP | Entry into the national phase |
Ref document number: 2007524112 Country of ref document: JP Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2007714938 Country of ref document: EP |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 11913815 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020077027869 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 2007714938 Country of ref document: EP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |